xref: /openbmc/u-boot/board/silica/pengwyn/mux.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2da4105dfSLothar Felten /*
3da4105dfSLothar Felten  * mux.c
4da4105dfSLothar Felten  *
5da4105dfSLothar Felten  * Copyright (C) 2013 Lothar Felten <lothar.felten@gmail.com>
6da4105dfSLothar Felten  */
7da4105dfSLothar Felten 
8da4105dfSLothar Felten #include <common.h>
9da4105dfSLothar Felten #include <asm/arch/sys_proto.h>
10da4105dfSLothar Felten #include <asm/arch/hardware.h>
11da4105dfSLothar Felten #include <asm/arch/mux.h>
12da4105dfSLothar Felten #include <asm/io.h>
13da4105dfSLothar Felten #include "board.h"
14da4105dfSLothar Felten 
15da4105dfSLothar Felten /* UART0 pins E15(rx),E16(tx) [E17(rts),E18(cts)] */
16da4105dfSLothar Felten static struct module_pin_mux uart0_pin_mux[] = {
17da4105dfSLothar Felten 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
18da4105dfSLothar Felten 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
19da4105dfSLothar Felten 	{-1},
20da4105dfSLothar Felten };
21da4105dfSLothar Felten 
22da4105dfSLothar Felten /* unused: UART1 pins D15(tx),D16(rx),D17(cts),D18(rts) */
23da4105dfSLothar Felten 
24da4105dfSLothar Felten /* I2C pins C16(scl)/C17(sda) */
25da4105dfSLothar Felten static struct module_pin_mux i2c0_pin_mux[] = {
26da4105dfSLothar Felten 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
27da4105dfSLothar Felten 					PULLUDEN | SLEWCTRL)}, /* I2C0_DATA */
28da4105dfSLothar Felten 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
29da4105dfSLothar Felten 					PULLUDEN | SLEWCTRL)}, /* I2C0_SCLK */
30da4105dfSLothar Felten 	{-1},
31da4105dfSLothar Felten };
32da4105dfSLothar Felten 
33da4105dfSLothar Felten /* MMC0 pins */
34da4105dfSLothar Felten static struct module_pin_mux mmc0_pin_mux[] = {
35da4105dfSLothar Felten 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
36da4105dfSLothar Felten 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
37da4105dfSLothar Felten 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
38da4105dfSLothar Felten 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
39da4105dfSLothar Felten 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_CLK */
40da4105dfSLothar Felten 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_CMD */
41da4105dfSLothar Felten 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)},  /* MMC0_CD */
42da4105dfSLothar Felten 	{-1},
43da4105dfSLothar Felten };
44da4105dfSLothar Felten 
45da4105dfSLothar Felten /* MII pins */
46da4105dfSLothar Felten static struct module_pin_mux mii1_pin_mux[] = {
47da4105dfSLothar Felten 	{OFFSET(mii1_rxerr), MODE(0) | RXACTIVE},	/* MII1_RXERR */
48da4105dfSLothar Felten 	{OFFSET(mii1_txen), MODE(0)},			/* MII1_TXEN */
49da4105dfSLothar Felten 	{OFFSET(mii1_rxdv), MODE(0) | RXACTIVE},	/* MII1_RXDV */
50da4105dfSLothar Felten 	{OFFSET(mii1_txd3), MODE(0)},			/* MII1_TXD3 */
51da4105dfSLothar Felten 	{OFFSET(mii1_txd2), MODE(0)},			/* MII1_TXD2 */
52da4105dfSLothar Felten 	{OFFSET(mii1_txd1), MODE(0)},			/* MII1_TXD1 */
53da4105dfSLothar Felten 	{OFFSET(mii1_txd0), MODE(0)},			/* MII1_TXD0 */
54da4105dfSLothar Felten 	{OFFSET(mii1_txclk), MODE(0) | RXACTIVE},	/* MII1_TXCLK */
55da4105dfSLothar Felten 	{OFFSET(mii1_rxclk), MODE(0) | RXACTIVE},	/* MII1_RXCLK */
56da4105dfSLothar Felten 	{OFFSET(mii1_rxd3), MODE(0) | RXACTIVE},	/* MII1_RXD3 */
57da4105dfSLothar Felten 	{OFFSET(mii1_rxd2), MODE(0) | RXACTIVE},	/* MII1_RXD2 */
58da4105dfSLothar Felten 	{OFFSET(mii1_rxd1), MODE(0) | RXACTIVE},	/* MII1_RXD1 */
59da4105dfSLothar Felten 	{OFFSET(mii1_rxd0), MODE(0) | RXACTIVE},	/* MII1_RXD0 */
60da4105dfSLothar Felten 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
61da4105dfSLothar Felten 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
62da4105dfSLothar Felten 	{-1},
63da4105dfSLothar Felten };
64da4105dfSLothar Felten 
65da4105dfSLothar Felten /* NAND pins */
66da4105dfSLothar Felten static struct module_pin_mux nand_pin_mux[] = {
67da4105dfSLothar Felten 	{OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD0 */
68da4105dfSLothar Felten 	{OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD1 */
69da4105dfSLothar Felten 	{OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD2 */
70da4105dfSLothar Felten 	{OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD3 */
71da4105dfSLothar Felten 	{OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD4 */
72da4105dfSLothar Felten 	{OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD5 */
73da4105dfSLothar Felten 	{OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD6 */
74da4105dfSLothar Felten 	{OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD7 */
75da4105dfSLothar Felten 	{OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
76da4105dfSLothar Felten 	{OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)},	/* NAND_WPN */
77da4105dfSLothar Felten 	{OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)},	/* NAND_CS0 */
78da4105dfSLothar Felten 	{OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
79da4105dfSLothar Felten 	{OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)},	/* NAND_OE */
80da4105dfSLothar Felten 	{OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)},	/* NAND_WEN */
81da4105dfSLothar Felten 	{OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)},	/* NAND_BE_CLE */
82da4105dfSLothar Felten 	{-1},
83da4105dfSLothar Felten };
84da4105dfSLothar Felten 
enable_uart0_pin_mux(void)85da4105dfSLothar Felten void enable_uart0_pin_mux(void)
86da4105dfSLothar Felten {
87da4105dfSLothar Felten 	configure_module_pin_mux(uart0_pin_mux);
88da4105dfSLothar Felten }
89da4105dfSLothar Felten 
enable_board_pin_mux()90da4105dfSLothar Felten void enable_board_pin_mux()
91da4105dfSLothar Felten {
92da4105dfSLothar Felten 	configure_module_pin_mux(i2c0_pin_mux);
93da4105dfSLothar Felten 	configure_module_pin_mux(uart0_pin_mux);
94da4105dfSLothar Felten 	configure_module_pin_mux(mii1_pin_mux);
95da4105dfSLothar Felten 	configure_module_pin_mux(mmc0_pin_mux);
96da4105dfSLothar Felten 	configure_module_pin_mux(nand_pin_mux);
97da4105dfSLothar Felten }
98