1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2da4105dfSLothar Felten /*
3da4105dfSLothar Felten * board.c
4da4105dfSLothar Felten *
5da4105dfSLothar Felten * Copyright (C) 2013 Lothar Felten <lothar.felten@gmail.com>
6da4105dfSLothar Felten */
7da4105dfSLothar Felten
8da4105dfSLothar Felten #include <common.h>
99925f1dbSAlex Kiernan #include <environment.h>
10da4105dfSLothar Felten #include <asm/arch/cpu.h>
11da4105dfSLothar Felten #include <asm/arch/hardware.h>
12da4105dfSLothar Felten #include <asm/arch/ddr_defs.h>
13da4105dfSLothar Felten #include <asm/arch/clock.h>
14da4105dfSLothar Felten #include <asm/arch/sys_proto.h>
15da4105dfSLothar Felten #include <i2c.h>
16da4105dfSLothar Felten #include <phy.h>
17da4105dfSLothar Felten #include <cpsw.h>
18da4105dfSLothar Felten #include "board.h"
19da4105dfSLothar Felten
20da4105dfSLothar Felten DECLARE_GLOBAL_DATA_PTR;
21da4105dfSLothar Felten
22da4105dfSLothar Felten static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
23da4105dfSLothar Felten
24da4105dfSLothar Felten #if defined(CONFIG_SPL_BUILD)
25da4105dfSLothar Felten
26da4105dfSLothar Felten /* DDR3 RAM timings */
27da4105dfSLothar Felten static const struct ddr_data ddr3_data = {
28da4105dfSLothar Felten .datardsratio0 = MT41K128MJT187E_RD_DQS,
29da4105dfSLothar Felten .datawdsratio0 = MT41K128MJT187E_WR_DQS,
30da4105dfSLothar Felten .datafwsratio0 = MT41K128MJT187E_PHY_FIFO_WE,
31da4105dfSLothar Felten .datawrsratio0 = MT41K128MJT187E_PHY_WR_DATA,
32da4105dfSLothar Felten };
33da4105dfSLothar Felten
34da4105dfSLothar Felten static const struct cmd_control ddr3_cmd_ctrl_data = {
35da4105dfSLothar Felten .cmd0csratio = MT41K128MJT187E_RATIO,
36da4105dfSLothar Felten .cmd0iclkout = MT41K128MJT187E_INVERT_CLKOUT,
37da4105dfSLothar Felten .cmd1csratio = MT41K128MJT187E_RATIO,
38da4105dfSLothar Felten .cmd1iclkout = MT41K128MJT187E_INVERT_CLKOUT,
39da4105dfSLothar Felten .cmd2csratio = MT41K128MJT187E_RATIO,
40da4105dfSLothar Felten .cmd2iclkout = MT41K128MJT187E_INVERT_CLKOUT,
41da4105dfSLothar Felten };
42da4105dfSLothar Felten
43da4105dfSLothar Felten static struct emif_regs ddr3_emif_reg_data = {
44da4105dfSLothar Felten .sdram_config = MT41K128MJT187E_EMIF_SDCFG,
45da4105dfSLothar Felten .ref_ctrl = MT41K128MJT187E_EMIF_SDREF,
46da4105dfSLothar Felten .sdram_tim1 = MT41K128MJT187E_EMIF_TIM1,
47da4105dfSLothar Felten .sdram_tim2 = MT41K128MJT187E_EMIF_TIM2,
48da4105dfSLothar Felten .sdram_tim3 = MT41K128MJT187E_EMIF_TIM3,
49da4105dfSLothar Felten .zq_config = MT41K128MJT187E_ZQ_CFG,
50da4105dfSLothar Felten .emif_ddr_phy_ctlr_1 = MT41K128MJT187E_EMIF_READ_LATENCY |
51da4105dfSLothar Felten PHY_EN_DYN_PWRDN,
52da4105dfSLothar Felten };
53da4105dfSLothar Felten
54da4105dfSLothar Felten const struct ctrl_ioregs ddr3_ioregs = {
55da4105dfSLothar Felten .cm0ioctl = MT41K128MJT187E_IOCTRL_VALUE,
56da4105dfSLothar Felten .cm1ioctl = MT41K128MJT187E_IOCTRL_VALUE,
57da4105dfSLothar Felten .cm2ioctl = MT41K128MJT187E_IOCTRL_VALUE,
58da4105dfSLothar Felten .dt0ioctl = MT41K128MJT187E_IOCTRL_VALUE,
59da4105dfSLothar Felten .dt1ioctl = MT41K128MJT187E_IOCTRL_VALUE,
60da4105dfSLothar Felten };
61da4105dfSLothar Felten
62da4105dfSLothar Felten #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)63da4105dfSLothar Felten int spl_start_uboot(void)
64da4105dfSLothar Felten {
65da4105dfSLothar Felten /* break into full u-boot on 'c' */
66da4105dfSLothar Felten return serial_tstc() && serial_getc() == 'c';
67da4105dfSLothar Felten }
68da4105dfSLothar Felten #endif
69da4105dfSLothar Felten
70da4105dfSLothar Felten #define OSC (V_OSCK/1000000)
71da4105dfSLothar Felten const struct dpll_params dpll_ddr_266 = {
72da4105dfSLothar Felten 266, OSC-1, 1, -1, -1, -1, -1};
73da4105dfSLothar Felten const struct dpll_params dpll_ddr_303 = {
74da4105dfSLothar Felten 303, OSC-1, 1, -1, -1, -1, -1};
75da4105dfSLothar Felten const struct dpll_params dpll_ddr_400 = {
76da4105dfSLothar Felten 400, OSC-1, 1, -1, -1, -1, -1};
77da4105dfSLothar Felten
am33xx_spl_board_init(void)78da4105dfSLothar Felten void am33xx_spl_board_init(void)
79da4105dfSLothar Felten {
80da4105dfSLothar Felten /*
81da4105dfSLothar Felten * The pengwyn board uses the TPS650250 PMIC without I2C
82da4105dfSLothar Felten * interface and will output the following fixed voltages:
83da4105dfSLothar Felten * DCDC1=3V3 (IO) DCDC2=1V5 (DDR) DCDC3=1V26 (Vmpu)
84da4105dfSLothar Felten * VLDO1=1V8 (IO) VLDO2=1V8(IO)
85da4105dfSLothar Felten * Vcore=1V1 is fixed, generated by TPS62231
86da4105dfSLothar Felten */
87da4105dfSLothar Felten
88da4105dfSLothar Felten /* Get the frequency */
89da4105dfSLothar Felten dpll_mpu_opp100.m = am335x_get_efuse_mpu_max_freq(cdev);
90da4105dfSLothar Felten
91da4105dfSLothar Felten /* Set CORE Frequencies to OPP100 */
92da4105dfSLothar Felten do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
93da4105dfSLothar Felten
94da4105dfSLothar Felten /* 720MHz cpu, this might change on newer board revisions */
95da4105dfSLothar Felten dpll_mpu_opp100.m = MPUPLL_M_720;
96da4105dfSLothar Felten do_setup_dpll(&dpll_mpu_regs, &dpll_mpu_opp100);
97da4105dfSLothar Felten }
98da4105dfSLothar Felten
get_dpll_ddr_params(void)99da4105dfSLothar Felten const struct dpll_params *get_dpll_ddr_params(void)
100da4105dfSLothar Felten {
101da4105dfSLothar Felten /* future configs can return other clock settings */
102da4105dfSLothar Felten return &dpll_ddr_303;
103da4105dfSLothar Felten }
104da4105dfSLothar Felten
set_uart_mux_conf(void)105da4105dfSLothar Felten void set_uart_mux_conf(void)
106da4105dfSLothar Felten {
107da4105dfSLothar Felten enable_uart0_pin_mux();
108da4105dfSLothar Felten }
109da4105dfSLothar Felten
set_mux_conf_regs(void)110da4105dfSLothar Felten void set_mux_conf_regs(void)
111da4105dfSLothar Felten {
112da4105dfSLothar Felten enable_board_pin_mux();
113da4105dfSLothar Felten }
114da4105dfSLothar Felten
sdram_init(void)115da4105dfSLothar Felten void sdram_init(void)
116da4105dfSLothar Felten {
117da4105dfSLothar Felten config_ddr(303, &ddr3_ioregs, &ddr3_data,
118da4105dfSLothar Felten &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
119da4105dfSLothar Felten }
120da4105dfSLothar Felten #endif /* if CONFIG_SPL_BUILD */
121da4105dfSLothar Felten
122da4105dfSLothar Felten /*
123da4105dfSLothar Felten * Basic board specific setup. Pinmux has been handled already.
124da4105dfSLothar Felten */
board_init(void)125da4105dfSLothar Felten int board_init(void)
126da4105dfSLothar Felten {
127da4105dfSLothar Felten i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
128da4105dfSLothar Felten gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
129da4105dfSLothar Felten gpmc_init();
130da4105dfSLothar Felten return 0;
131da4105dfSLothar Felten }
132da4105dfSLothar Felten
133da4105dfSLothar Felten #ifdef CONFIG_DRIVER_TI_CPSW
cpsw_control(int enabled)134da4105dfSLothar Felten static void cpsw_control(int enabled)
135da4105dfSLothar Felten {
136da4105dfSLothar Felten /* VTP can be added here */
137da4105dfSLothar Felten return;
138da4105dfSLothar Felten }
139da4105dfSLothar Felten
140da4105dfSLothar Felten static struct cpsw_slave_data cpsw_slaves[] = {
141da4105dfSLothar Felten {
142da4105dfSLothar Felten .slave_reg_ofs = 0x208,
143da4105dfSLothar Felten .sliver_reg_ofs = 0xd80,
1449c653aadSMugunthan V N .phy_addr = 1,
145da4105dfSLothar Felten .phy_if = PHY_INTERFACE_MODE_MII,
146da4105dfSLothar Felten },
147da4105dfSLothar Felten };
148da4105dfSLothar Felten
149da4105dfSLothar Felten static struct cpsw_platform_data cpsw_data = {
150da4105dfSLothar Felten .mdio_base = CPSW_MDIO_BASE,
151da4105dfSLothar Felten .cpsw_base = CPSW_BASE,
152da4105dfSLothar Felten .mdio_div = 0xff,
153da4105dfSLothar Felten .channels = 8,
154da4105dfSLothar Felten .cpdma_reg_ofs = 0x800,
155da4105dfSLothar Felten .slaves = 1,
156da4105dfSLothar Felten .slave_data = cpsw_slaves,
157da4105dfSLothar Felten .ale_reg_ofs = 0xd00,
158da4105dfSLothar Felten .ale_entries = 1024,
159da4105dfSLothar Felten .host_port_reg_ofs = 0x108,
160da4105dfSLothar Felten .hw_stats_reg_ofs = 0x900,
161da4105dfSLothar Felten .bd_ram_ofs = 0x2000,
162da4105dfSLothar Felten .mac_control = (1 << 5),
163da4105dfSLothar Felten .control = cpsw_control,
164da4105dfSLothar Felten .host_port_num = 0,
165da4105dfSLothar Felten .version = CPSW_CTRL_VERSION_2,
166da4105dfSLothar Felten };
167da4105dfSLothar Felten
board_eth_init(bd_t * bis)168da4105dfSLothar Felten int board_eth_init(bd_t *bis)
169da4105dfSLothar Felten {
170da4105dfSLothar Felten int rv, n = 0;
171da4105dfSLothar Felten uint8_t mac_addr[6];
172da4105dfSLothar Felten uint32_t mac_hi, mac_lo;
173da4105dfSLothar Felten
17435affd7aSSimon Glass if (!eth_env_get_enetaddr("ethaddr", mac_addr)) {
175da4105dfSLothar Felten printf("<ethaddr> not set. Reading from E-fuse\n");
176da4105dfSLothar Felten /* try reading mac address from efuse */
177da4105dfSLothar Felten mac_lo = readl(&cdev->macid0l);
178da4105dfSLothar Felten mac_hi = readl(&cdev->macid0h);
179da4105dfSLothar Felten mac_addr[0] = mac_hi & 0xFF;
180da4105dfSLothar Felten mac_addr[1] = (mac_hi & 0xFF00) >> 8;
181da4105dfSLothar Felten mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
182da4105dfSLothar Felten mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
183da4105dfSLothar Felten mac_addr[4] = mac_lo & 0xFF;
184da4105dfSLothar Felten mac_addr[5] = (mac_lo & 0xFF00) >> 8;
185da4105dfSLothar Felten
1860adb5b76SJoe Hershberger if (is_valid_ethaddr(mac_addr))
187fd1e959eSSimon Glass eth_env_set_enetaddr("ethaddr", mac_addr);
188da4105dfSLothar Felten else
189da4105dfSLothar Felten return n;
190da4105dfSLothar Felten }
191da4105dfSLothar Felten
192da4105dfSLothar Felten writel(MII_MODE_ENABLE, &cdev->miisel);
193da4105dfSLothar Felten
194da4105dfSLothar Felten rv = cpsw_register(&cpsw_data);
195da4105dfSLothar Felten if (rv < 0)
196da4105dfSLothar Felten printf("Error %d registering CPSW switch\n", rv);
197da4105dfSLothar Felten else
198da4105dfSLothar Felten n += rv;
199da4105dfSLothar Felten return n;
200da4105dfSLothar Felten }
201da4105dfSLothar Felten #endif /* if CONFIG_DRIVER_TI_CPSW */
202