1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2b89ac72aSHeiko Schocher /*
3b89ac72aSHeiko Schocher * Board functions for Siemens CORVUS (AT91SAM9G45) based board
4b89ac72aSHeiko Schocher * (C) Copyright 2013 Siemens AG
5b89ac72aSHeiko Schocher *
6b89ac72aSHeiko Schocher * Based on:
7b89ac72aSHeiko Schocher * U-Boot file: board/atmel/at91sam9m10g45ek/at91sam9m10g45ek.c
8b89ac72aSHeiko Schocher * (C) Copyright 2007-2008
9b89ac72aSHeiko Schocher * Stelian Pop <stelian@popies.net>
10b89ac72aSHeiko Schocher * Lead Tech Design <www.leadtechdesign.com>
11b89ac72aSHeiko Schocher */
12b89ac72aSHeiko Schocher
13b89ac72aSHeiko Schocher #include <common.h>
14289f979cSHeiko Schocher #include <dm.h>
15b89ac72aSHeiko Schocher #include <asm/io.h>
16b89ac72aSHeiko Schocher #include <asm/arch/at91sam9g45_matrix.h>
17b89ac72aSHeiko Schocher #include <asm/arch/at91sam9_smc.h>
18b89ac72aSHeiko Schocher #include <asm/arch/at91_common.h>
19b89ac72aSHeiko Schocher #include <asm/arch/at91_rstc.h>
20289f979cSHeiko Schocher #include <asm/arch/atmel_serial.h>
21b89ac72aSHeiko Schocher #include <asm/arch/gpio.h>
22289f979cSHeiko Schocher #include <asm/gpio.h>
23b89ac72aSHeiko Schocher #include <asm/arch/clk.h>
24b89ac72aSHeiko Schocher #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
25b89ac72aSHeiko Schocher #include <net.h>
26b89ac72aSHeiko Schocher #endif
27289f979cSHeiko Schocher #ifndef CONFIG_DM_ETH
28b89ac72aSHeiko Schocher #include <netdev.h>
29289f979cSHeiko Schocher #endif
30b89ac72aSHeiko Schocher #include <spi.h>
31b89ac72aSHeiko Schocher
32e11793bcSHeiko Schocher #ifdef CONFIG_USB_GADGET_ATMEL_USBA
33e11793bcSHeiko Schocher #include <asm/arch/atmel_usba_udc.h>
34e11793bcSHeiko Schocher #endif
35e11793bcSHeiko Schocher
36b89ac72aSHeiko Schocher DECLARE_GLOBAL_DATA_PTR;
37b89ac72aSHeiko Schocher
corvus_request_gpio(void)38289f979cSHeiko Schocher static void corvus_request_gpio(void)
39289f979cSHeiko Schocher {
40289f979cSHeiko Schocher gpio_request(CONFIG_SYS_NAND_ENABLE_PIN, "nand ena");
41289f979cSHeiko Schocher gpio_request(CONFIG_SYS_NAND_READY_PIN, "nand rdy");
42289f979cSHeiko Schocher gpio_request(AT91_PIN_PD7, "d0");
43289f979cSHeiko Schocher gpio_request(AT91_PIN_PD8, "d1");
44289f979cSHeiko Schocher gpio_request(AT91_PIN_PA12, "d2");
45289f979cSHeiko Schocher gpio_request(AT91_PIN_PA13, "d3");
46289f979cSHeiko Schocher gpio_request(AT91_PIN_PA15, "d4");
47289f979cSHeiko Schocher gpio_request(AT91_PIN_PB7, "recovery button");
48289f979cSHeiko Schocher gpio_request(AT91_PIN_PD1, "USB0");
49289f979cSHeiko Schocher gpio_request(AT91_PIN_PD3, "USB1");
50289f979cSHeiko Schocher gpio_request(AT91_PIN_PB18, "SPICS1");
51289f979cSHeiko Schocher gpio_request(AT91_PIN_PB3, "SPICS0");
52289f979cSHeiko Schocher gpio_request(CONFIG_RED_LED, "red led");
53289f979cSHeiko Schocher gpio_request(CONFIG_GREEN_LED, "green led");
54289f979cSHeiko Schocher }
55289f979cSHeiko Schocher
corvus_nand_hw_init(void)56b89ac72aSHeiko Schocher static void corvus_nand_hw_init(void)
57b89ac72aSHeiko Schocher {
58b89ac72aSHeiko Schocher struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
59b89ac72aSHeiko Schocher struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
60b89ac72aSHeiko Schocher unsigned long csa;
61b89ac72aSHeiko Schocher
62b89ac72aSHeiko Schocher /* Enable CS3 */
63b89ac72aSHeiko Schocher csa = readl(&matrix->ebicsa);
64b89ac72aSHeiko Schocher csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
65b89ac72aSHeiko Schocher writel(csa, &matrix->ebicsa);
66b89ac72aSHeiko Schocher
67b89ac72aSHeiko Schocher /* Configure SMC CS3 for NAND/SmartMedia */
68a5f8ccaeSHeiko Schocher writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
69a5f8ccaeSHeiko Schocher AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
70b89ac72aSHeiko Schocher &smc->cs[3].setup);
71a5f8ccaeSHeiko Schocher writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(4) |
72a5f8ccaeSHeiko Schocher AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(4),
73b89ac72aSHeiko Schocher &smc->cs[3].pulse);
74a5f8ccaeSHeiko Schocher writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(7),
75b89ac72aSHeiko Schocher &smc->cs[3].cycle);
76b89ac72aSHeiko Schocher writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
77b89ac72aSHeiko Schocher AT91_SMC_MODE_EXNW_DISABLE |
78b89ac72aSHeiko Schocher #ifdef CONFIG_SYS_NAND_DBW_16
79b89ac72aSHeiko Schocher AT91_SMC_MODE_DBW_16 |
80b89ac72aSHeiko Schocher #else /* CONFIG_SYS_NAND_DBW_8 */
81b89ac72aSHeiko Schocher AT91_SMC_MODE_DBW_8 |
82b89ac72aSHeiko Schocher #endif
83b89ac72aSHeiko Schocher AT91_SMC_MODE_TDF_CYCLE(3),
84b89ac72aSHeiko Schocher &smc->cs[3].mode);
85b89ac72aSHeiko Schocher
865b15fd98SHeiko Schocher at91_periph_clk_enable(ATMEL_ID_PIOC);
87a5f8ccaeSHeiko Schocher at91_periph_clk_enable(ATMEL_ID_PIOA);
88b89ac72aSHeiko Schocher
89b89ac72aSHeiko Schocher /* Enable NandFlash */
90b89ac72aSHeiko Schocher at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
91a5f8ccaeSHeiko Schocher at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
92b89ac72aSHeiko Schocher }
935b15fd98SHeiko Schocher
945b15fd98SHeiko Schocher #if defined(CONFIG_SPL_BUILD)
955b15fd98SHeiko Schocher #include <spl.h>
965b15fd98SHeiko Schocher #include <nand.h>
975b15fd98SHeiko Schocher
spl_board_init(void)98fd45a0d1SHeiko Schocher void spl_board_init(void)
995b15fd98SHeiko Schocher {
100289f979cSHeiko Schocher corvus_request_gpio();
1015b15fd98SHeiko Schocher /*
1025b15fd98SHeiko Schocher * For on the sam9m10g45ek board, the chip wm9711 stay in the test
1035b15fd98SHeiko Schocher * mode, so it need do some action to exit mode.
1045b15fd98SHeiko Schocher */
1055b15fd98SHeiko Schocher at91_set_gpio_output(AT91_PIN_PD7, 0);
1065b15fd98SHeiko Schocher at91_set_gpio_output(AT91_PIN_PD8, 0);
1075b15fd98SHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTD, 7, 1);
1085b15fd98SHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTD, 8, 1);
1095b15fd98SHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 12, 1);
1105b15fd98SHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 13, 1);
1115b15fd98SHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
1125b15fd98SHeiko Schocher
1135b15fd98SHeiko Schocher corvus_nand_hw_init();
1145b15fd98SHeiko Schocher
1155b15fd98SHeiko Schocher /* Configure recovery button PINs */
1165b15fd98SHeiko Schocher at91_set_gpio_input(AT91_PIN_PB7, 1);
1175b15fd98SHeiko Schocher
1185b15fd98SHeiko Schocher /* check if button is pressed */
1195b15fd98SHeiko Schocher if (at91_get_gpio_value(AT91_PIN_PB7) == 0) {
1205b15fd98SHeiko Schocher u32 boot_device;
1215b15fd98SHeiko Schocher
1225b15fd98SHeiko Schocher debug("Recovery button pressed\n");
1235b15fd98SHeiko Schocher boot_device = spl_boot_device();
1245b15fd98SHeiko Schocher switch (boot_device) {
1255b15fd98SHeiko Schocher #ifdef CONFIG_SPL_NAND_SUPPORT
1265b15fd98SHeiko Schocher case BOOT_DEVICE_NAND:
1275b15fd98SHeiko Schocher nand_init();
1285b15fd98SHeiko Schocher spl_nand_erase_one(0, 0);
1295b15fd98SHeiko Schocher break;
1305b15fd98SHeiko Schocher #endif
1315b15fd98SHeiko Schocher }
1325b15fd98SHeiko Schocher }
1335b15fd98SHeiko Schocher }
1345b15fd98SHeiko Schocher
1355b15fd98SHeiko Schocher #include <asm/arch/atmel_mpddrc.h>
ddr2_conf(struct atmel_mpddrc_config * ddr2)1367e8702a0SWenyou Yang static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
1375b15fd98SHeiko Schocher {
1385b15fd98SHeiko Schocher ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
1395b15fd98SHeiko Schocher
1405b15fd98SHeiko Schocher ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
1415b15fd98SHeiko Schocher ATMEL_MPDDRC_CR_NR_ROW_14 |
1425b15fd98SHeiko Schocher ATMEL_MPDDRC_CR_DIC_DS |
1435b15fd98SHeiko Schocher ATMEL_MPDDRC_CR_DQMS_SHARED |
1445b15fd98SHeiko Schocher ATMEL_MPDDRC_CR_CAS_DDR_CAS3);
1455b15fd98SHeiko Schocher ddr2->rtr = 0x24b;
1465b15fd98SHeiko Schocher
1475b15fd98SHeiko Schocher ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |/* 6*7.5 = 45 ns */
1485b15fd98SHeiko Schocher 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |/* 2*7.5 = 15 ns */
1495b15fd98SHeiko Schocher 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET | /* 2*7.5 = 15 ns */
1505b15fd98SHeiko Schocher 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET | /* 8*7.5 = 75 ns */
1515b15fd98SHeiko Schocher 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET | /* 2*7.5 = 15 ns */
1525b15fd98SHeiko Schocher 1 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET | /* 1*7.5= 7.5 ns*/
1535b15fd98SHeiko Schocher 1 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET | /* 1 clk cycle */
1545b15fd98SHeiko Schocher 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET); /* 2 clk cycles */
1555b15fd98SHeiko Schocher
1565b15fd98SHeiko Schocher ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET | /* 2*7.5 = 15 ns */
1575b15fd98SHeiko Schocher 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
1585b15fd98SHeiko Schocher 16 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
1595b15fd98SHeiko Schocher 14 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
1605b15fd98SHeiko Schocher
1615b15fd98SHeiko Schocher ddr2->tpr2 = (1 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
1625b15fd98SHeiko Schocher 0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
1635b15fd98SHeiko Schocher 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
1645b15fd98SHeiko Schocher 2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
1655b15fd98SHeiko Schocher }
1665b15fd98SHeiko Schocher
mem_init(void)1675b15fd98SHeiko Schocher void mem_init(void)
1685b15fd98SHeiko Schocher {
1697e8702a0SWenyou Yang struct atmel_mpddrc_config ddr2;
1705b15fd98SHeiko Schocher
1715b15fd98SHeiko Schocher ddr2_conf(&ddr2);
1725b15fd98SHeiko Schocher
17370341e2eSWenyou Yang at91_system_clk_enable(AT91_PMC_DDR);
1745b15fd98SHeiko Schocher
1755b15fd98SHeiko Schocher /* DDRAM2 Controller initialize */
1760c01c3e8SErik van Luijk ddr2_init(ATMEL_BASE_DDRSDRC0, ATMEL_BASE_CS6, &ddr2);
1775b15fd98SHeiko Schocher }
178b89ac72aSHeiko Schocher #endif
179b89ac72aSHeiko Schocher
180b89ac72aSHeiko Schocher #ifdef CONFIG_CMD_USB
taurus_usb_hw_init(void)181b89ac72aSHeiko Schocher static void taurus_usb_hw_init(void)
182b89ac72aSHeiko Schocher {
1835b15fd98SHeiko Schocher at91_periph_clk_enable(ATMEL_ID_PIODE);
184b89ac72aSHeiko Schocher
185b89ac72aSHeiko Schocher at91_set_gpio_output(AT91_PIN_PD1, 0);
186b89ac72aSHeiko Schocher at91_set_gpio_output(AT91_PIN_PD3, 0);
187b89ac72aSHeiko Schocher }
188b89ac72aSHeiko Schocher #endif
189b89ac72aSHeiko Schocher
190b89ac72aSHeiko Schocher #ifdef CONFIG_MACB
corvus_macb_hw_init(void)191b89ac72aSHeiko Schocher static void corvus_macb_hw_init(void)
192b89ac72aSHeiko Schocher {
193b89ac72aSHeiko Schocher /* Enable clock */
1945b15fd98SHeiko Schocher at91_periph_clk_enable(ATMEL_ID_EMAC);
195b89ac72aSHeiko Schocher
196b89ac72aSHeiko Schocher /*
197b89ac72aSHeiko Schocher * Disable pull-up on:
198b89ac72aSHeiko Schocher * RXDV (PA15) => PHY normal mode (not Test mode)
199b89ac72aSHeiko Schocher * ERX0 (PA12) => PHY ADDR0
200b89ac72aSHeiko Schocher * ERX1 (PA13) => PHY ADDR1 => PHYADDR = 0x0
201b89ac72aSHeiko Schocher *
202b89ac72aSHeiko Schocher * PHY has internal pull-down
203b89ac72aSHeiko Schocher */
204b89ac72aSHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
205b89ac72aSHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 12, 0);
206b89ac72aSHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 13, 0);
207b89ac72aSHeiko Schocher
208b89ac72aSHeiko Schocher at91_phy_reset();
209b89ac72aSHeiko Schocher
210b89ac72aSHeiko Schocher /* Re-enable pull-up */
211b89ac72aSHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
212b89ac72aSHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 12, 1);
213b89ac72aSHeiko Schocher at91_set_pio_pullup(AT91_PIO_PORTA, 13, 1);
214b89ac72aSHeiko Schocher
215b89ac72aSHeiko Schocher /* And the pins. */
216b89ac72aSHeiko Schocher at91_macb_hw_init();
217b89ac72aSHeiko Schocher }
218b89ac72aSHeiko Schocher #endif
219b89ac72aSHeiko Schocher
board_early_init_f(void)220b89ac72aSHeiko Schocher int board_early_init_f(void)
221b89ac72aSHeiko Schocher {
222b89ac72aSHeiko Schocher at91_seriald_hw_init();
223289f979cSHeiko Schocher corvus_request_gpio();
224b89ac72aSHeiko Schocher return 0;
225b89ac72aSHeiko Schocher }
226b89ac72aSHeiko Schocher
227e11793bcSHeiko Schocher #ifdef CONFIG_USB_GADGET_ATMEL_USBA
228e11793bcSHeiko Schocher /* from ./arch/arm/mach-at91/armv7/sama5d3_devices.c */
at91_udp_hw_init(void)229e11793bcSHeiko Schocher void at91_udp_hw_init(void)
230e11793bcSHeiko Schocher {
231e11793bcSHeiko Schocher /* Enable UPLL clock */
2328d233521SWenyou Yang at91_upll_clk_enable();
23370341e2eSWenyou Yang
234e11793bcSHeiko Schocher /* Enable UDPHS clock */
235e11793bcSHeiko Schocher at91_periph_clk_enable(ATMEL_ID_UDPHS);
236e11793bcSHeiko Schocher }
237e11793bcSHeiko Schocher #endif
238e11793bcSHeiko Schocher
board_init(void)239b89ac72aSHeiko Schocher int board_init(void)
240b89ac72aSHeiko Schocher {
241b89ac72aSHeiko Schocher /* address of boot parameters */
242b89ac72aSHeiko Schocher gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
243b89ac72aSHeiko Schocher
244289f979cSHeiko Schocher /* we have to request the gpios again after relocation */
245289f979cSHeiko Schocher corvus_request_gpio();
246b89ac72aSHeiko Schocher #ifdef CONFIG_CMD_NAND
247b89ac72aSHeiko Schocher corvus_nand_hw_init();
248b89ac72aSHeiko Schocher #endif
249b89ac72aSHeiko Schocher #ifdef CONFIG_ATMEL_SPI
250b89ac72aSHeiko Schocher at91_spi0_hw_init(1 << 4);
251b89ac72aSHeiko Schocher #endif
252b89ac72aSHeiko Schocher #ifdef CONFIG_MACB
253b89ac72aSHeiko Schocher corvus_macb_hw_init();
254b89ac72aSHeiko Schocher #endif
255b89ac72aSHeiko Schocher #ifdef CONFIG_CMD_USB
256b89ac72aSHeiko Schocher taurus_usb_hw_init();
257b89ac72aSHeiko Schocher #endif
258e11793bcSHeiko Schocher #ifdef CONFIG_USB_GADGET_ATMEL_USBA
259e11793bcSHeiko Schocher at91_udp_hw_init();
260e11793bcSHeiko Schocher usba_udc_probe(&pdata);
261e11793bcSHeiko Schocher #endif
262b89ac72aSHeiko Schocher return 0;
263b89ac72aSHeiko Schocher }
264b89ac72aSHeiko Schocher
dram_init(void)265b89ac72aSHeiko Schocher int dram_init(void)
266b89ac72aSHeiko Schocher {
267b89ac72aSHeiko Schocher gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
268b89ac72aSHeiko Schocher CONFIG_SYS_SDRAM_SIZE);
269b89ac72aSHeiko Schocher return 0;
270b89ac72aSHeiko Schocher }
271b89ac72aSHeiko Schocher
272289f979cSHeiko Schocher #ifndef CONFIG_DM_ETH
board_eth_init(bd_t * bis)273b89ac72aSHeiko Schocher int board_eth_init(bd_t *bis)
274b89ac72aSHeiko Schocher {
275b89ac72aSHeiko Schocher int rc = 0;
276b89ac72aSHeiko Schocher #ifdef CONFIG_MACB
277b89ac72aSHeiko Schocher rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x00);
278b89ac72aSHeiko Schocher #endif
279b89ac72aSHeiko Schocher return rc;
280b89ac72aSHeiko Schocher }
281289f979cSHeiko Schocher #endif
282b89ac72aSHeiko Schocher
283b89ac72aSHeiko Schocher /* SPI chip select control */
spi_cs_is_valid(unsigned int bus,unsigned int cs)284b89ac72aSHeiko Schocher int spi_cs_is_valid(unsigned int bus, unsigned int cs)
285b89ac72aSHeiko Schocher {
286b89ac72aSHeiko Schocher return bus == 0 && cs < 2;
287b89ac72aSHeiko Schocher }
288b89ac72aSHeiko Schocher
spi_cs_activate(struct spi_slave * slave)289b89ac72aSHeiko Schocher void spi_cs_activate(struct spi_slave *slave)
290b89ac72aSHeiko Schocher {
291b89ac72aSHeiko Schocher switch (slave->cs) {
292b89ac72aSHeiko Schocher case 1:
293b89ac72aSHeiko Schocher at91_set_gpio_output(AT91_PIN_PB18, 0);
294b89ac72aSHeiko Schocher break;
295b89ac72aSHeiko Schocher case 0:
296b89ac72aSHeiko Schocher default:
297b89ac72aSHeiko Schocher at91_set_gpio_output(AT91_PIN_PB3, 0);
298b89ac72aSHeiko Schocher break;
299b89ac72aSHeiko Schocher }
300b89ac72aSHeiko Schocher }
301b89ac72aSHeiko Schocher
spi_cs_deactivate(struct spi_slave * slave)302b89ac72aSHeiko Schocher void spi_cs_deactivate(struct spi_slave *slave)
303b89ac72aSHeiko Schocher {
304b89ac72aSHeiko Schocher switch (slave->cs) {
305b89ac72aSHeiko Schocher case 1:
306b89ac72aSHeiko Schocher at91_set_gpio_output(AT91_PIN_PB18, 1);
307b89ac72aSHeiko Schocher break;
308b89ac72aSHeiko Schocher case 0:
309b89ac72aSHeiko Schocher default:
310b89ac72aSHeiko Schocher at91_set_gpio_output(AT91_PIN_PB3, 1);
311b89ac72aSHeiko Schocher break;
312b89ac72aSHeiko Schocher }
313b89ac72aSHeiko Schocher }
314289f979cSHeiko Schocher
315289f979cSHeiko Schocher static struct atmel_serial_platdata at91sam9260_serial_plat = {
316289f979cSHeiko Schocher .base_addr = ATMEL_BASE_DBGU,
317289f979cSHeiko Schocher };
318289f979cSHeiko Schocher
319289f979cSHeiko Schocher U_BOOT_DEVICE(at91sam9260_serial) = {
320289f979cSHeiko Schocher .name = "serial_atmel",
321289f979cSHeiko Schocher .platdata = &at91sam9260_serial_plat,
322289f979cSHeiko Schocher };
323