1ec7113fbSMarek Vasut /* 2ec7113fbSMarek Vasut * board/renesas/stout/stout_spl.c 3ec7113fbSMarek Vasut * 4ec7113fbSMarek Vasut * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com> 5ec7113fbSMarek Vasut * 6ec7113fbSMarek Vasut * SPDX-License-Identifier: GPL-2.0 7ec7113fbSMarek Vasut */ 8ec7113fbSMarek Vasut 9ec7113fbSMarek Vasut #include <common.h> 10ec7113fbSMarek Vasut #include <malloc.h> 11ec7113fbSMarek Vasut #include <dm/platform_data/serial_sh.h> 12ec7113fbSMarek Vasut #include <asm/processor.h> 13ec7113fbSMarek Vasut #include <asm/mach-types.h> 14ec7113fbSMarek Vasut #include <asm/io.h> 15ec7113fbSMarek Vasut #include <linux/errno.h> 16ec7113fbSMarek Vasut #include <asm/arch/sys_proto.h> 17ec7113fbSMarek Vasut #include <asm/gpio.h> 18ec7113fbSMarek Vasut #include <asm/arch/rmobile.h> 19ec7113fbSMarek Vasut #include <asm/arch/rcar-mstp.h> 20ec7113fbSMarek Vasut 21ec7113fbSMarek Vasut #include <spl.h> 22ec7113fbSMarek Vasut 23ec7113fbSMarek Vasut #define TMU0_MSTP125 BIT(25) 24ec7113fbSMarek Vasut #define SCIFA0_MSTP204 BIT(4) 25ec7113fbSMarek Vasut #define QSPI_MSTP917 BIT(17) 26ec7113fbSMarek Vasut 27ec7113fbSMarek Vasut #define SD2CKCR 0xE615026C 28ec7113fbSMarek Vasut #define SD_97500KHZ 0x7 29ec7113fbSMarek Vasut 30ec7113fbSMarek Vasut struct reg_config { 31ec7113fbSMarek Vasut u16 off; 32ec7113fbSMarek Vasut u32 val; 33ec7113fbSMarek Vasut }; 34ec7113fbSMarek Vasut 35ec7113fbSMarek Vasut static void dbsc_wait(u16 reg) 36ec7113fbSMarek Vasut { 37ec7113fbSMarek Vasut static const u32 dbsc3_0_base = DBSC3_0_BASE; 38ec7113fbSMarek Vasut static const u32 dbsc3_1_base = DBSC3_0_BASE + 0x10000; 39ec7113fbSMarek Vasut 40ec7113fbSMarek Vasut while (!(readl(dbsc3_0_base + reg) & BIT(0))) 41ec7113fbSMarek Vasut ; 42ec7113fbSMarek Vasut 43ec7113fbSMarek Vasut while (!(readl(dbsc3_1_base + reg) & BIT(0))) 44ec7113fbSMarek Vasut ; 45ec7113fbSMarek Vasut } 46ec7113fbSMarek Vasut 47*0e592d07SMarek Vasut static void spl_init_sys(void) 48ec7113fbSMarek Vasut { 49ec7113fbSMarek Vasut u32 r0 = 0; 50ec7113fbSMarek Vasut 51ec7113fbSMarek Vasut writel(0xa5a5a500, 0xe6020004); 52ec7113fbSMarek Vasut writel(0xa5a5a500, 0xe6030004); 53ec7113fbSMarek Vasut 54ec7113fbSMarek Vasut asm volatile( 55ec7113fbSMarek Vasut /* ICIALLU - Invalidate I$ to PoU */ 56ec7113fbSMarek Vasut "mcr 15, 0, %0, cr7, cr5, 0 \n" 57ec7113fbSMarek Vasut /* BPIALL - Invalidate branch predictors */ 58ec7113fbSMarek Vasut "mcr 15, 0, %0, cr7, cr5, 6 \n" 59ec7113fbSMarek Vasut /* Set SCTLR[IZ] */ 60ec7113fbSMarek Vasut "mrc 15, 0, %0, cr1, cr0, 0 \n" 61ec7113fbSMarek Vasut "orr %0, #0x1800 \n" 62ec7113fbSMarek Vasut "mcr 15, 0, %0, cr1, cr0, 0 \n" 63ec7113fbSMarek Vasut "isb sy \n" 64ec7113fbSMarek Vasut :"=r"(r0)); 65ec7113fbSMarek Vasut } 66ec7113fbSMarek Vasut 67*0e592d07SMarek Vasut static void spl_init_pfc(void) 68ec7113fbSMarek Vasut { 69ec7113fbSMarek Vasut static const struct reg_config pfc_with_unlock[] = { 70ec7113fbSMarek Vasut { 0x0090, 0x00140300 }, 71ec7113fbSMarek Vasut { 0x0094, 0x09500000 }, 72ec7113fbSMarek Vasut { 0x0098, 0xc0000084 }, 73ec7113fbSMarek Vasut { 0x0020, 0x01a33492 }, 74ec7113fbSMarek Vasut { 0x0024, 0x10000000 }, 75ec7113fbSMarek Vasut { 0x0028, 0x08449252 }, 76ec7113fbSMarek Vasut { 0x002c, 0x2925b322 }, 77ec7113fbSMarek Vasut { 0x0030, 0x0c311249 }, 78ec7113fbSMarek Vasut { 0x0034, 0x10124000 }, 79ec7113fbSMarek Vasut { 0x0038, 0x00001295 }, 80ec7113fbSMarek Vasut { 0x003c, 0x50890000 }, 81ec7113fbSMarek Vasut { 0x0040, 0x0eaa56aa }, 82ec7113fbSMarek Vasut { 0x0044, 0x55550000 }, 83ec7113fbSMarek Vasut { 0x0048, 0x00000005 }, 84ec7113fbSMarek Vasut { 0x004c, 0x54800000 }, 85ec7113fbSMarek Vasut { 0x0050, 0x3736db55 }, 86ec7113fbSMarek Vasut { 0x0054, 0x29148da3 }, 87ec7113fbSMarek Vasut { 0x0058, 0x48c446e1 }, 88ec7113fbSMarek Vasut { 0x005c, 0x2a3a54dc }, 89ec7113fbSMarek Vasut { 0x0160, 0x00000023 }, 90ec7113fbSMarek Vasut { 0x0004, 0xfca0ffff }, 91ec7113fbSMarek Vasut { 0x0008, 0x3fbffbf0 }, 92ec7113fbSMarek Vasut { 0x000c, 0x3ffdffff }, 93ec7113fbSMarek Vasut { 0x0010, 0x00ffffff }, 94ec7113fbSMarek Vasut { 0x0014, 0xfc3ffff3 }, 95ec7113fbSMarek Vasut { 0x0018, 0xe4fdfff7 }, 96ec7113fbSMarek Vasut }; 97ec7113fbSMarek Vasut 98ec7113fbSMarek Vasut static const struct reg_config pfc_without_unlock[] = { 99ec7113fbSMarek Vasut { 0x0104, 0xffffbfff }, 100ec7113fbSMarek Vasut { 0x0108, 0xb1ffffe1 }, 101ec7113fbSMarek Vasut { 0x010c, 0xffffffff }, 102ec7113fbSMarek Vasut { 0x0110, 0xffffffff }, 103ec7113fbSMarek Vasut { 0x0114, 0xe047beab }, 104ec7113fbSMarek Vasut { 0x0118, 0x00000203 }, 105ec7113fbSMarek Vasut }; 106ec7113fbSMarek Vasut 107ec7113fbSMarek Vasut static const u32 pfc_base = 0xe6060000; 108ec7113fbSMarek Vasut 109ec7113fbSMarek Vasut unsigned int i; 110ec7113fbSMarek Vasut 111ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(pfc_with_unlock); i++) { 112ec7113fbSMarek Vasut writel(~pfc_with_unlock[i].val, pfc_base); 113ec7113fbSMarek Vasut writel(pfc_with_unlock[i].val, 114ec7113fbSMarek Vasut pfc_base | pfc_with_unlock[i].off); 115ec7113fbSMarek Vasut } 116ec7113fbSMarek Vasut 117ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(pfc_without_unlock); i++) 118ec7113fbSMarek Vasut writel(pfc_without_unlock[i].val, 119ec7113fbSMarek Vasut pfc_base | pfc_without_unlock[i].off); 120ec7113fbSMarek Vasut } 121ec7113fbSMarek Vasut 122*0e592d07SMarek Vasut static void spl_init_gpio(void) 123ec7113fbSMarek Vasut { 124ec7113fbSMarek Vasut static const u16 gpio_offs[] = { 125ec7113fbSMarek Vasut 0x1000, 0x3000, 0x4000, 0x5000 126ec7113fbSMarek Vasut }; 127ec7113fbSMarek Vasut 128ec7113fbSMarek Vasut static const struct reg_config gpio_set[] = { 129ec7113fbSMarek Vasut { 0x4000, 0x00c00000 }, 130ec7113fbSMarek Vasut { 0x5000, 0x63020000 }, 131ec7113fbSMarek Vasut }; 132ec7113fbSMarek Vasut 133ec7113fbSMarek Vasut static const struct reg_config gpio_clr[] = { 134ec7113fbSMarek Vasut { 0x1000, 0x00000000 }, 135ec7113fbSMarek Vasut { 0x3000, 0x00000000 }, 136ec7113fbSMarek Vasut { 0x4000, 0x00c00000 }, 137ec7113fbSMarek Vasut { 0x5000, 0xe3020000 }, 138ec7113fbSMarek Vasut }; 139ec7113fbSMarek Vasut 140ec7113fbSMarek Vasut static const u32 gpio_base = 0xe6050000; 141ec7113fbSMarek Vasut 142ec7113fbSMarek Vasut unsigned int i; 143ec7113fbSMarek Vasut 144ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(gpio_offs); i++) 145ec7113fbSMarek Vasut writel(0, gpio_base | 0x20 | gpio_offs[i]); 146ec7113fbSMarek Vasut 147ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(gpio_offs); i++) 148ec7113fbSMarek Vasut writel(0, gpio_base | 0x00 | gpio_offs[i]); 149ec7113fbSMarek Vasut 150ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(gpio_set); i++) 151ec7113fbSMarek Vasut writel(gpio_set[i].val, gpio_base | 0x08 | gpio_set[i].off); 152ec7113fbSMarek Vasut 153ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(gpio_clr); i++) 154ec7113fbSMarek Vasut writel(gpio_clr[i].val, gpio_base | 0x04 | gpio_clr[i].off); 155ec7113fbSMarek Vasut } 156ec7113fbSMarek Vasut 157*0e592d07SMarek Vasut static void spl_init_lbsc(void) 158ec7113fbSMarek Vasut { 159ec7113fbSMarek Vasut static const struct reg_config lbsc_config[] = { 160ec7113fbSMarek Vasut { 0x00, 0x00000020 }, 161ec7113fbSMarek Vasut { 0x08, 0x00002020 }, 162ec7113fbSMarek Vasut { 0x30, 0x02150326 }, 163ec7113fbSMarek Vasut { 0x38, 0x077f077f }, 164ec7113fbSMarek Vasut }; 165ec7113fbSMarek Vasut 166ec7113fbSMarek Vasut static const u16 lbsc_offs[] = { 167ec7113fbSMarek Vasut 0x80, 0x84, 0x88, 0x8c, 0xa0, 0xc0, 0xc4, 0xc8, 0x180 168ec7113fbSMarek Vasut }; 169ec7113fbSMarek Vasut 170ec7113fbSMarek Vasut static const u32 lbsc_base = 0xfec00200; 171ec7113fbSMarek Vasut 172ec7113fbSMarek Vasut unsigned int i; 173ec7113fbSMarek Vasut 174ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(lbsc_config); i++) { 175ec7113fbSMarek Vasut writel(lbsc_config[i].val, 176ec7113fbSMarek Vasut lbsc_base | lbsc_config[i].off); 177ec7113fbSMarek Vasut writel(lbsc_config[i].val, 178ec7113fbSMarek Vasut lbsc_base | (lbsc_config[i].off + 4)); 179ec7113fbSMarek Vasut } 180ec7113fbSMarek Vasut 181ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(lbsc_offs); i++) 182ec7113fbSMarek Vasut writel(0, lbsc_base | lbsc_offs[i]); 183ec7113fbSMarek Vasut } 184ec7113fbSMarek Vasut 185*0e592d07SMarek Vasut static void spl_init_dbsc(void) 186ec7113fbSMarek Vasut { 187ec7113fbSMarek Vasut static const struct reg_config dbsc_config1[] = { 188ec7113fbSMarek Vasut { 0x0280, 0x0000a55a }, 189ec7113fbSMarek Vasut { 0x0018, 0x21000000 }, 190ec7113fbSMarek Vasut { 0x0018, 0x11000000 }, 191ec7113fbSMarek Vasut { 0x0018, 0x10000000 }, 192ec7113fbSMarek Vasut { 0x0290, 0x00000001 }, 193ec7113fbSMarek Vasut { 0x02a0, 0x80000000 }, 194ec7113fbSMarek Vasut { 0x0290, 0x00000004 }, 195ec7113fbSMarek Vasut }; 196ec7113fbSMarek Vasut 197ec7113fbSMarek Vasut static const struct reg_config dbsc_config2[] = { 198ec7113fbSMarek Vasut { 0x0290, 0x00000006 }, 199ec7113fbSMarek Vasut { 0x02a0, 0x0001c000 }, 200ec7113fbSMarek Vasut }; 201ec7113fbSMarek Vasut 202ec7113fbSMarek Vasut static const struct reg_config dbsc_config3r0d0[] = { 203ec7113fbSMarek Vasut { 0x0290, 0x0000000f }, 204ec7113fbSMarek Vasut { 0x02a0, 0x00181885 }, 205ec7113fbSMarek Vasut { 0x0290, 0x00000070 }, 206ec7113fbSMarek Vasut { 0x02a0, 0x7c000887 }, 207ec7113fbSMarek Vasut { 0x0290, 0x00000080 }, 208ec7113fbSMarek Vasut { 0x02a0, 0x7c000887 }, 209ec7113fbSMarek Vasut { 0x0290, 0x00000090 }, 210ec7113fbSMarek Vasut { 0x02a0, 0x7c000887 }, 211ec7113fbSMarek Vasut { 0x0290, 0x000000a0 }, 212ec7113fbSMarek Vasut { 0x02a0, 0x7c000887 }, 213ec7113fbSMarek Vasut { 0x0290, 0x000000b0 }, 214ec7113fbSMarek Vasut { 0x02a0, 0x7c000880 }, 215ec7113fbSMarek Vasut { 0x0290, 0x000000c0 }, 216ec7113fbSMarek Vasut { 0x02a0, 0x7c000880 }, 217ec7113fbSMarek Vasut { 0x0290, 0x000000d0 }, 218ec7113fbSMarek Vasut { 0x02a0, 0x7c000880 }, 219ec7113fbSMarek Vasut { 0x0290, 0x000000e0 }, 220ec7113fbSMarek Vasut { 0x02a0, 0x7c000880 }, 221ec7113fbSMarek Vasut }; 222ec7113fbSMarek Vasut 223ec7113fbSMarek Vasut static const struct reg_config dbsc_config3r0d1[] = { 224ec7113fbSMarek Vasut { 0x0290, 0x0000000f }, 225ec7113fbSMarek Vasut { 0x02a0, 0x00181885 }, 226ec7113fbSMarek Vasut { 0x0290, 0x00000070 }, 227ec7113fbSMarek Vasut { 0x02a0, 0x7c000887 }, 228ec7113fbSMarek Vasut { 0x0290, 0x00000080 }, 229ec7113fbSMarek Vasut { 0x02a0, 0x7c000887 }, 230ec7113fbSMarek Vasut { 0x0290, 0x00000090 }, 231ec7113fbSMarek Vasut { 0x02a0, 0x7c000887 }, 232ec7113fbSMarek Vasut { 0x0290, 0x000000a0 }, 233ec7113fbSMarek Vasut { 0x02a0, 0x7c000887 }, 234ec7113fbSMarek Vasut }; 235ec7113fbSMarek Vasut 236ec7113fbSMarek Vasut static const struct reg_config dbsc_config3r2[] = { 237ec7113fbSMarek Vasut { 0x0290, 0x0000000f }, 238ec7113fbSMarek Vasut { 0x02a0, 0x00181224 }, 239ec7113fbSMarek Vasut }; 240ec7113fbSMarek Vasut 241ec7113fbSMarek Vasut static const struct reg_config dbsc_config4[] = { 242ec7113fbSMarek Vasut { 0x0290, 0x00000010 }, 243ec7113fbSMarek Vasut { 0x02a0, 0xf004649b }, 244ec7113fbSMarek Vasut { 0x0290, 0x00000061 }, 245ec7113fbSMarek Vasut { 0x02a0, 0x0000006d }, 246ec7113fbSMarek Vasut { 0x0290, 0x00000001 }, 247ec7113fbSMarek Vasut { 0x02a0, 0x00000073 }, 248ec7113fbSMarek Vasut { 0x0020, 0x00000007 }, 249ec7113fbSMarek Vasut { 0x0024, 0x0f030a02 }, 250ec7113fbSMarek Vasut { 0x0030, 0x00000001 }, 251ec7113fbSMarek Vasut { 0x00b0, 0x00000000 }, 252ec7113fbSMarek Vasut { 0x0040, 0x0000000b }, 253ec7113fbSMarek Vasut { 0x0044, 0x00000008 }, 254ec7113fbSMarek Vasut { 0x0048, 0x00000000 }, 255ec7113fbSMarek Vasut { 0x0050, 0x0000000b }, 256ec7113fbSMarek Vasut { 0x0054, 0x000c000b }, 257ec7113fbSMarek Vasut { 0x0058, 0x00000027 }, 258ec7113fbSMarek Vasut { 0x005c, 0x0000001c }, 259ec7113fbSMarek Vasut { 0x0060, 0x00000006 }, 260ec7113fbSMarek Vasut { 0x0064, 0x00000020 }, 261ec7113fbSMarek Vasut { 0x0068, 0x00000008 }, 262ec7113fbSMarek Vasut { 0x006c, 0x0000000c }, 263ec7113fbSMarek Vasut { 0x0070, 0x00000009 }, 264ec7113fbSMarek Vasut { 0x0074, 0x00000012 }, 265ec7113fbSMarek Vasut { 0x0078, 0x000000d0 }, 266ec7113fbSMarek Vasut { 0x007c, 0x00140005 }, 267ec7113fbSMarek Vasut { 0x0080, 0x00050004 }, 268ec7113fbSMarek Vasut { 0x0084, 0x70233005 }, 269ec7113fbSMarek Vasut { 0x0088, 0x000c0000 }, 270ec7113fbSMarek Vasut { 0x008c, 0x00000200 }, 271ec7113fbSMarek Vasut { 0x0090, 0x00000040 }, 272ec7113fbSMarek Vasut { 0x0100, 0x00000001 }, 273ec7113fbSMarek Vasut { 0x00c0, 0x00020001 }, 274ec7113fbSMarek Vasut { 0x00c8, 0x20042004 }, 275ec7113fbSMarek Vasut { 0x0380, 0x00020002 }, 276ec7113fbSMarek Vasut { 0x0390, 0x0000001f }, 277ec7113fbSMarek Vasut }; 278ec7113fbSMarek Vasut 279ec7113fbSMarek Vasut static const struct reg_config dbsc_config5[] = { 280ec7113fbSMarek Vasut { 0x0244, 0x00000011 }, 281ec7113fbSMarek Vasut { 0x0290, 0x00000003 }, 282ec7113fbSMarek Vasut { 0x02a0, 0x0300c4e1 }, 283ec7113fbSMarek Vasut { 0x0290, 0x00000023 }, 284ec7113fbSMarek Vasut { 0x02a0, 0x00fcdb60 }, 285ec7113fbSMarek Vasut { 0x0290, 0x00000011 }, 286ec7113fbSMarek Vasut { 0x02a0, 0x1000040b }, 287ec7113fbSMarek Vasut { 0x0290, 0x00000012 }, 288ec7113fbSMarek Vasut { 0x02a0, 0x9d9cbb66 }, 289ec7113fbSMarek Vasut { 0x0290, 0x00000013 }, 290ec7113fbSMarek Vasut { 0x02a0, 0x1a868400 }, 291ec7113fbSMarek Vasut { 0x0290, 0x00000014 }, 292ec7113fbSMarek Vasut { 0x02a0, 0x300214d8 }, 293ec7113fbSMarek Vasut { 0x0290, 0x00000015 }, 294ec7113fbSMarek Vasut { 0x02a0, 0x00000d70 }, 295ec7113fbSMarek Vasut { 0x0290, 0x00000016 }, 296ec7113fbSMarek Vasut { 0x02a0, 0x00000006 }, 297ec7113fbSMarek Vasut { 0x0290, 0x00000017 }, 298ec7113fbSMarek Vasut { 0x02a0, 0x00000018 }, 299ec7113fbSMarek Vasut { 0x0290, 0x0000001a }, 300ec7113fbSMarek Vasut { 0x02a0, 0x910035c7 }, 301ec7113fbSMarek Vasut { 0x0290, 0x00000004 }, 302ec7113fbSMarek Vasut }; 303ec7113fbSMarek Vasut 304ec7113fbSMarek Vasut static const struct reg_config dbsc_config6[] = { 305ec7113fbSMarek Vasut { 0x0290, 0x00000001 }, 306ec7113fbSMarek Vasut { 0x02a0, 0x00000181 }, 307ec7113fbSMarek Vasut { 0x0018, 0x11000000 }, 308ec7113fbSMarek Vasut { 0x0290, 0x00000004 }, 309ec7113fbSMarek Vasut }; 310ec7113fbSMarek Vasut 311ec7113fbSMarek Vasut static const struct reg_config dbsc_config7[] = { 312ec7113fbSMarek Vasut { 0x0290, 0x00000001 }, 313ec7113fbSMarek Vasut { 0x02a0, 0x0000fe01 }, 314ec7113fbSMarek Vasut { 0x0304, 0x00000000 }, 315ec7113fbSMarek Vasut { 0x00f4, 0x01004c20 }, 316ec7113fbSMarek Vasut { 0x00f8, 0x014000aa }, 317ec7113fbSMarek Vasut { 0x00e0, 0x00000140 }, 318ec7113fbSMarek Vasut { 0x00e4, 0x00081860 }, 319ec7113fbSMarek Vasut { 0x00e8, 0x00010000 }, 320ec7113fbSMarek Vasut { 0x0290, 0x00000004 }, 321ec7113fbSMarek Vasut }; 322ec7113fbSMarek Vasut 323ec7113fbSMarek Vasut static const struct reg_config dbsc_config8[] = { 324ec7113fbSMarek Vasut { 0x0014, 0x00000001 }, 325ec7113fbSMarek Vasut { 0x0010, 0x00000001 }, 326ec7113fbSMarek Vasut { 0x0280, 0x00000000 }, 327ec7113fbSMarek Vasut }; 328ec7113fbSMarek Vasut 329ec7113fbSMarek Vasut static const u32 dbsc3_0_base = DBSC3_0_BASE; 330ec7113fbSMarek Vasut static const u32 dbsc3_1_base = DBSC3_0_BASE + 0x10000; 331ec7113fbSMarek Vasut static const u32 prr_base = 0xff000044; 332ec7113fbSMarek Vasut const u16 prr_rev = readl(prr_base) & 0x7fff; 333ec7113fbSMarek Vasut unsigned int i; 334ec7113fbSMarek Vasut 335ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config1); i++) { 336ec7113fbSMarek Vasut writel(dbsc_config1[i].val, dbsc3_0_base | dbsc_config1[i].off); 337ec7113fbSMarek Vasut writel(dbsc_config1[i].val, dbsc3_1_base | dbsc_config1[i].off); 338ec7113fbSMarek Vasut } 339ec7113fbSMarek Vasut 340ec7113fbSMarek Vasut dbsc_wait(0x2a0); 341ec7113fbSMarek Vasut 342ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config2); i++) { 343ec7113fbSMarek Vasut writel(dbsc_config2[i].val, dbsc3_0_base | dbsc_config2[i].off); 344ec7113fbSMarek Vasut writel(dbsc_config2[i].val, dbsc3_1_base | dbsc_config2[i].off); 345ec7113fbSMarek Vasut } 346ec7113fbSMarek Vasut 347ec7113fbSMarek Vasut if (prr_rev == 0x4500) { 348ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config3r0d0); i++) { 349ec7113fbSMarek Vasut writel(dbsc_config3r0d0[i].val, 350ec7113fbSMarek Vasut dbsc3_0_base | dbsc_config3r0d0[i].off); 351ec7113fbSMarek Vasut } 352ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config3r0d1); i++) { 353ec7113fbSMarek Vasut writel(dbsc_config3r0d1[i].val, 354ec7113fbSMarek Vasut dbsc3_1_base | dbsc_config3r0d1[i].off); 355ec7113fbSMarek Vasut } 356ec7113fbSMarek Vasut } else if (prr_rev != 0x4510) { 357ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config3r2); i++) { 358ec7113fbSMarek Vasut writel(dbsc_config3r2[i].val, 359ec7113fbSMarek Vasut dbsc3_0_base | dbsc_config3r2[i].off); 360ec7113fbSMarek Vasut writel(dbsc_config3r2[i].val, 361ec7113fbSMarek Vasut dbsc3_1_base | dbsc_config3r2[i].off); 362ec7113fbSMarek Vasut } 363ec7113fbSMarek Vasut } 364ec7113fbSMarek Vasut 365ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config4); i++) { 366ec7113fbSMarek Vasut writel(dbsc_config4[i].val, dbsc3_0_base | dbsc_config4[i].off); 367ec7113fbSMarek Vasut writel(dbsc_config4[i].val, dbsc3_1_base | dbsc_config4[i].off); 368ec7113fbSMarek Vasut } 369ec7113fbSMarek Vasut 370ec7113fbSMarek Vasut dbsc_wait(0x240); 371ec7113fbSMarek Vasut 372ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config5); i++) { 373ec7113fbSMarek Vasut writel(dbsc_config5[i].val, dbsc3_0_base | dbsc_config5[i].off); 374ec7113fbSMarek Vasut writel(dbsc_config5[i].val, dbsc3_1_base | dbsc_config5[i].off); 375ec7113fbSMarek Vasut } 376ec7113fbSMarek Vasut 377ec7113fbSMarek Vasut dbsc_wait(0x2a0); 378ec7113fbSMarek Vasut 379ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config6); i++) { 380ec7113fbSMarek Vasut writel(dbsc_config6[i].val, dbsc3_0_base | dbsc_config6[i].off); 381ec7113fbSMarek Vasut writel(dbsc_config6[i].val, dbsc3_1_base | dbsc_config6[i].off); 382ec7113fbSMarek Vasut } 383ec7113fbSMarek Vasut 384ec7113fbSMarek Vasut dbsc_wait(0x2a0); 385ec7113fbSMarek Vasut 386ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config7); i++) { 387ec7113fbSMarek Vasut writel(dbsc_config7[i].val, dbsc3_0_base | dbsc_config7[i].off); 388ec7113fbSMarek Vasut writel(dbsc_config7[i].val, dbsc3_1_base | dbsc_config7[i].off); 389ec7113fbSMarek Vasut } 390ec7113fbSMarek Vasut 391ec7113fbSMarek Vasut dbsc_wait(0x2a0); 392ec7113fbSMarek Vasut 393ec7113fbSMarek Vasut for (i = 0; i < ARRAY_SIZE(dbsc_config8); i++) { 394ec7113fbSMarek Vasut writel(dbsc_config8[i].val, dbsc3_0_base | dbsc_config8[i].off); 395ec7113fbSMarek Vasut writel(dbsc_config8[i].val, dbsc3_1_base | dbsc_config8[i].off); 396ec7113fbSMarek Vasut } 397ec7113fbSMarek Vasut 398ec7113fbSMarek Vasut } 399ec7113fbSMarek Vasut 400*0e592d07SMarek Vasut static void spl_init_qspi(void) 401ec7113fbSMarek Vasut { 402ec7113fbSMarek Vasut mstp_clrbits_le32(MSTPSR9, SMSTPCR9, QSPI_MSTP917); 403ec7113fbSMarek Vasut 404ec7113fbSMarek Vasut static const u32 qspi_base = 0xe6b10000; 405ec7113fbSMarek Vasut 406ec7113fbSMarek Vasut writeb(0x08, qspi_base + 0x00); 407ec7113fbSMarek Vasut writeb(0x00, qspi_base + 0x01); 408ec7113fbSMarek Vasut writeb(0x06, qspi_base + 0x02); 409ec7113fbSMarek Vasut writeb(0x01, qspi_base + 0x0a); 410ec7113fbSMarek Vasut writeb(0x00, qspi_base + 0x0b); 411ec7113fbSMarek Vasut writeb(0x00, qspi_base + 0x0c); 412ec7113fbSMarek Vasut writeb(0x00, qspi_base + 0x0d); 413ec7113fbSMarek Vasut writeb(0x00, qspi_base + 0x0e); 414ec7113fbSMarek Vasut 415ec7113fbSMarek Vasut writew(0xe080, qspi_base + 0x10); 416ec7113fbSMarek Vasut 417ec7113fbSMarek Vasut writeb(0xc0, qspi_base + 0x18); 418ec7113fbSMarek Vasut writeb(0x00, qspi_base + 0x18); 419ec7113fbSMarek Vasut writeb(0x00, qspi_base + 0x08); 420ec7113fbSMarek Vasut writeb(0x48, qspi_base + 0x00); 421ec7113fbSMarek Vasut } 422ec7113fbSMarek Vasut 423ec7113fbSMarek Vasut void board_init_f(ulong dummy) 424ec7113fbSMarek Vasut { 425ec7113fbSMarek Vasut mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); 426ec7113fbSMarek Vasut mstp_clrbits_le32(MSTPSR2, SMSTPCR2, SCIFA0_MSTP204); 427ec7113fbSMarek Vasut 428ec7113fbSMarek Vasut /* 429ec7113fbSMarek Vasut * SD0 clock is set to 97.5MHz by default. 430ec7113fbSMarek Vasut * Set SD2 to the 97.5MHz as well. 431ec7113fbSMarek Vasut */ 432ec7113fbSMarek Vasut writel(SD_97500KHZ, SD2CKCR); 433ec7113fbSMarek Vasut 434*0e592d07SMarek Vasut spl_init_sys(); 435*0e592d07SMarek Vasut spl_init_pfc(); 436*0e592d07SMarek Vasut spl_init_gpio(); 437*0e592d07SMarek Vasut spl_init_lbsc(); 438*0e592d07SMarek Vasut spl_init_dbsc(); 439*0e592d07SMarek Vasut spl_init_qspi(); 440ec7113fbSMarek Vasut } 441ec7113fbSMarek Vasut 442ec7113fbSMarek Vasut void spl_board_init(void) 443ec7113fbSMarek Vasut { 444ec7113fbSMarek Vasut /* UART clocks enabled and gd valid - init serial console */ 445ec7113fbSMarek Vasut preloader_console_init(); 446ec7113fbSMarek Vasut } 447ec7113fbSMarek Vasut 448ec7113fbSMarek Vasut void board_boot_order(u32 *spl_boot_list) 449ec7113fbSMarek Vasut { 450ec7113fbSMarek Vasut const u32 jtag_magic = 0x1337c0de; 451ec7113fbSMarek Vasut const u32 load_magic = 0xb33fc0de; 452ec7113fbSMarek Vasut 453ec7113fbSMarek Vasut /* 454ec7113fbSMarek Vasut * If JTAG probe sets special word at 0xe6300020, then it must 455*0e592d07SMarek Vasut * put U-Boot into RAM and SPL will start it from RAM. 456ec7113fbSMarek Vasut */ 457*0e592d07SMarek Vasut if (readl(CONFIG_SPL_TEXT_BASE + 0x20) == jtag_magic) { 458ec7113fbSMarek Vasut printf("JTAG boot detected!\n"); 459ec7113fbSMarek Vasut 460*0e592d07SMarek Vasut while (readl(CONFIG_SPL_TEXT_BASE + 0x24) != load_magic) 461ec7113fbSMarek Vasut ; 462ec7113fbSMarek Vasut 463ec7113fbSMarek Vasut spl_boot_list[0] = BOOT_DEVICE_RAM; 464ec7113fbSMarek Vasut spl_boot_list[1] = BOOT_DEVICE_NONE; 465ec7113fbSMarek Vasut 466ec7113fbSMarek Vasut return; 467ec7113fbSMarek Vasut } 468ec7113fbSMarek Vasut 469ec7113fbSMarek Vasut /* Boot from SPI NOR with YMODEM UART fallback. */ 470ec7113fbSMarek Vasut spl_boot_list[0] = BOOT_DEVICE_SPI; 471ec7113fbSMarek Vasut spl_boot_list[1] = BOOT_DEVICE_UART; 472ec7113fbSMarek Vasut spl_boot_list[2] = BOOT_DEVICE_NONE; 473ec7113fbSMarek Vasut } 474ec7113fbSMarek Vasut 475ec7113fbSMarek Vasut void reset_cpu(ulong addr) 476ec7113fbSMarek Vasut { 477ec7113fbSMarek Vasut } 478