xref: /openbmc/u-boot/board/renesas/sh7757lcr/sh7757lcr.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
28e9c897bSYoshihiro Shimoda /*
38e9c897bSYoshihiro Shimoda  * Copyright (C) 2011  Renesas Solutions Corp.
48e9c897bSYoshihiro Shimoda  */
58e9c897bSYoshihiro Shimoda 
68e9c897bSYoshihiro Shimoda #include <common.h>
79925f1dbSAlex Kiernan #include <environment.h>
88e9c897bSYoshihiro Shimoda #include <malloc.h>
98e9c897bSYoshihiro Shimoda #include <asm/processor.h>
108e9c897bSYoshihiro Shimoda #include <asm/io.h>
114f0e8477SNobuhiro Iwamatsu #include <asm/mmc.h>
12ff0960f9SSimon Glass #include <spi.h>
138e9c897bSYoshihiro Shimoda #include <spi_flash.h>
148e9c897bSYoshihiro Shimoda 
checkboard(void)158e9c897bSYoshihiro Shimoda int checkboard(void)
168e9c897bSYoshihiro Shimoda {
178e9c897bSYoshihiro Shimoda 	puts("BOARD: R0P7757LC0030RL board\n");
188e9c897bSYoshihiro Shimoda 
198e9c897bSYoshihiro Shimoda 	return 0;
208e9c897bSYoshihiro Shimoda }
218e9c897bSYoshihiro Shimoda 
init_gctrl(void)228e9c897bSYoshihiro Shimoda static void init_gctrl(void)
238e9c897bSYoshihiro Shimoda {
248e9c897bSYoshihiro Shimoda 	struct gctrl_regs *gctrl = GCTRL_BASE;
258e9c897bSYoshihiro Shimoda 	unsigned long graofst;
268e9c897bSYoshihiro Shimoda 
278e9c897bSYoshihiro Shimoda 	graofst = (SH7757LCR_SDRAM_PHYS_TOP + SH7757LCR_GRA_OFFSET) >> 24;
288e9c897bSYoshihiro Shimoda 	writel(graofst | 0x20000f00, &gctrl->gracr3);
298e9c897bSYoshihiro Shimoda }
308e9c897bSYoshihiro Shimoda 
init_pcie_bridge_from_spi(void * buf,size_t size)318e9c897bSYoshihiro Shimoda static int init_pcie_bridge_from_spi(void *buf, size_t size)
328e9c897bSYoshihiro Shimoda {
338e9c897bSYoshihiro Shimoda 	struct spi_flash *spi;
348e9c897bSYoshihiro Shimoda 	int ret;
358e9c897bSYoshihiro Shimoda 	unsigned long pcie_addr;
368e9c897bSYoshihiro Shimoda 
378e9c897bSYoshihiro Shimoda 	spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
388e9c897bSYoshihiro Shimoda 	if (!spi) {
398e9c897bSYoshihiro Shimoda 		printf("%s: spi_flash probe error.\n", __func__);
408e9c897bSYoshihiro Shimoda 		return 1;
418e9c897bSYoshihiro Shimoda 	}
428e9c897bSYoshihiro Shimoda 
438e9c897bSYoshihiro Shimoda 	if (is_sh7757_b0())
448e9c897bSYoshihiro Shimoda 		pcie_addr = SH7757LCR_PCIEBRG_ADDR_B0;
458e9c897bSYoshihiro Shimoda 	else
468e9c897bSYoshihiro Shimoda 		pcie_addr = SH7757LCR_PCIEBRG_ADDR;
478e9c897bSYoshihiro Shimoda 
488e9c897bSYoshihiro Shimoda 	ret = spi_flash_read(spi, pcie_addr, size, buf);
498e9c897bSYoshihiro Shimoda 	if (ret) {
508e9c897bSYoshihiro Shimoda 		printf("%s: spi_flash read error.\n", __func__);
518e9c897bSYoshihiro Shimoda 		spi_flash_free(spi);
528e9c897bSYoshihiro Shimoda 		return 1;
538e9c897bSYoshihiro Shimoda 	}
548e9c897bSYoshihiro Shimoda 	spi_flash_free(spi);
558e9c897bSYoshihiro Shimoda 
568e9c897bSYoshihiro Shimoda 	return 0;
578e9c897bSYoshihiro Shimoda }
588e9c897bSYoshihiro Shimoda 
init_pcie_bridge(void)598e9c897bSYoshihiro Shimoda static void init_pcie_bridge(void)
608e9c897bSYoshihiro Shimoda {
618e9c897bSYoshihiro Shimoda 	struct pciebrg_regs *pciebrg = PCIEBRG_BASE;
628e9c897bSYoshihiro Shimoda 	struct pcie_setup_regs *pcie_setup = PCIE_SETUP_BASE;
638e9c897bSYoshihiro Shimoda 	int i;
648e9c897bSYoshihiro Shimoda 	unsigned char *data;
658e9c897bSYoshihiro Shimoda 	unsigned short tmp;
668e9c897bSYoshihiro Shimoda 	unsigned long pcie_size;
678e9c897bSYoshihiro Shimoda 
688e9c897bSYoshihiro Shimoda 	if (!(readw(&pciebrg->ctrl_h8s) & 0x0001))
698e9c897bSYoshihiro Shimoda 		return;
708e9c897bSYoshihiro Shimoda 
718e9c897bSYoshihiro Shimoda 	if (is_sh7757_b0())
728e9c897bSYoshihiro Shimoda 		pcie_size = SH7757LCR_PCIEBRG_SIZE_B0;
738e9c897bSYoshihiro Shimoda 	else
748e9c897bSYoshihiro Shimoda 		pcie_size = SH7757LCR_PCIEBRG_SIZE;
758e9c897bSYoshihiro Shimoda 
768e9c897bSYoshihiro Shimoda 	data = malloc(pcie_size);
778e9c897bSYoshihiro Shimoda 	if (!data) {
788e9c897bSYoshihiro Shimoda 		printf("%s: malloc error.\n", __func__);
798e9c897bSYoshihiro Shimoda 		return;
808e9c897bSYoshihiro Shimoda 	}
818e9c897bSYoshihiro Shimoda 	if (init_pcie_bridge_from_spi(data, pcie_size)) {
828e9c897bSYoshihiro Shimoda 		free(data);
838e9c897bSYoshihiro Shimoda 		return;
848e9c897bSYoshihiro Shimoda 	}
858e9c897bSYoshihiro Shimoda 
868e9c897bSYoshihiro Shimoda 	if (data[0] == 0xff && data[1] == 0xff && data[2] == 0xff &&
878e9c897bSYoshihiro Shimoda 	    data[3] == 0xff) {
888e9c897bSYoshihiro Shimoda 		free(data);
898e9c897bSYoshihiro Shimoda 		printf("%s: skipped initialization\n", __func__);
908e9c897bSYoshihiro Shimoda 		return;
918e9c897bSYoshihiro Shimoda 	}
928e9c897bSYoshihiro Shimoda 
938e9c897bSYoshihiro Shimoda 	writew(0xa501, &pciebrg->ctrl_h8s);	/* reset */
948e9c897bSYoshihiro Shimoda 	writew(0x0000, &pciebrg->cp_ctrl);
958e9c897bSYoshihiro Shimoda 	writew(0x0000, &pciebrg->cp_addr);
968e9c897bSYoshihiro Shimoda 
978e9c897bSYoshihiro Shimoda 	for (i = 0; i < pcie_size; i += 2) {
988e9c897bSYoshihiro Shimoda 		tmp = (data[i] << 8) | data[i + 1];
998e9c897bSYoshihiro Shimoda 		writew(tmp, &pciebrg->cp_data);
1008e9c897bSYoshihiro Shimoda 	}
1018e9c897bSYoshihiro Shimoda 
1028e9c897bSYoshihiro Shimoda 	writew(0xa500, &pciebrg->ctrl_h8s);	/* start */
1038e9c897bSYoshihiro Shimoda 	if (!is_sh7757_b0())
1048e9c897bSYoshihiro Shimoda 		writel(0x00000001, &pcie_setup->pbictl3);
1058e9c897bSYoshihiro Shimoda 
1068e9c897bSYoshihiro Shimoda 	free(data);
1078e9c897bSYoshihiro Shimoda }
1088e9c897bSYoshihiro Shimoda 
init_usb_phy(void)1098e9c897bSYoshihiro Shimoda static void init_usb_phy(void)
1108e9c897bSYoshihiro Shimoda {
1118e9c897bSYoshihiro Shimoda 	struct usb_common_regs *common0 = USB0_COMMON_BASE;
1128e9c897bSYoshihiro Shimoda 	struct usb_common_regs *common1 = USB1_COMMON_BASE;
1138e9c897bSYoshihiro Shimoda 	struct usb0_phy_regs *phy = USB0_PHY_BASE;
1148e9c897bSYoshihiro Shimoda 	struct usb1_port_regs *port = USB1_PORT_BASE;
1158e9c897bSYoshihiro Shimoda 	struct usb1_alignment_regs *align = USB1_ALIGNMENT_BASE;
1168e9c897bSYoshihiro Shimoda 
1178e9c897bSYoshihiro Shimoda 	writew(0x0100, &phy->reset);		/* set reset */
1188e9c897bSYoshihiro Shimoda 	/* port0 = USB0, port1 = USB1 */
1198e9c897bSYoshihiro Shimoda 	writew(0x0002, &phy->portsel);
1208e9c897bSYoshihiro Shimoda 	writel(0x0001, &port->port1sel);	/* port1 = Host */
1218e9c897bSYoshihiro Shimoda 	writew(0x0111, &phy->reset);		/* clear reset */
1228e9c897bSYoshihiro Shimoda 
1238e9c897bSYoshihiro Shimoda 	writew(0x4000, &common0->suspmode);
1248e9c897bSYoshihiro Shimoda 	writew(0x4000, &common1->suspmode);
1258e9c897bSYoshihiro Shimoda 
1268e9c897bSYoshihiro Shimoda #if defined(__LITTLE_ENDIAN)
1278e9c897bSYoshihiro Shimoda 	writel(0x00000000, &align->ehcidatac);
1288e9c897bSYoshihiro Shimoda 	writel(0x00000000, &align->ohcidatac);
1298e9c897bSYoshihiro Shimoda #endif
1308e9c897bSYoshihiro Shimoda }
1318e9c897bSYoshihiro Shimoda 
set_mac_to_sh_eth_register(int channel,char * mac_string)1328e9c897bSYoshihiro Shimoda static void set_mac_to_sh_eth_register(int channel, char *mac_string)
1338e9c897bSYoshihiro Shimoda {
1348e9c897bSYoshihiro Shimoda 	struct ether_mac_regs *ether;
1358e9c897bSYoshihiro Shimoda 	unsigned char mac[6];
1368e9c897bSYoshihiro Shimoda 	unsigned long val;
1378e9c897bSYoshihiro Shimoda 
1388e9c897bSYoshihiro Shimoda 	eth_parse_enetaddr(mac_string, mac);
1398e9c897bSYoshihiro Shimoda 
1408e9c897bSYoshihiro Shimoda 	if (!channel)
1418e9c897bSYoshihiro Shimoda 		ether = ETHER0_MAC_BASE;
1428e9c897bSYoshihiro Shimoda 	else
1438e9c897bSYoshihiro Shimoda 		ether = ETHER1_MAC_BASE;
1448e9c897bSYoshihiro Shimoda 
1458e9c897bSYoshihiro Shimoda 	val = (mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3];
1468e9c897bSYoshihiro Shimoda 	writel(val, &ether->mahr);
1478e9c897bSYoshihiro Shimoda 	val = (mac[4] << 8) | mac[5];
1488e9c897bSYoshihiro Shimoda 	writel(val, &ether->malr);
1498e9c897bSYoshihiro Shimoda }
1508e9c897bSYoshihiro Shimoda 
set_mac_to_sh_giga_eth_register(int channel,char * mac_string)1518e9c897bSYoshihiro Shimoda static void set_mac_to_sh_giga_eth_register(int channel, char *mac_string)
1528e9c897bSYoshihiro Shimoda {
1538e9c897bSYoshihiro Shimoda 	struct ether_mac_regs *ether;
1548e9c897bSYoshihiro Shimoda 	unsigned char mac[6];
1558e9c897bSYoshihiro Shimoda 	unsigned long val;
1568e9c897bSYoshihiro Shimoda 
1578e9c897bSYoshihiro Shimoda 	eth_parse_enetaddr(mac_string, mac);
1588e9c897bSYoshihiro Shimoda 
1598e9c897bSYoshihiro Shimoda 	if (!channel)
1608e9c897bSYoshihiro Shimoda 		ether = GETHER0_MAC_BASE;
1618e9c897bSYoshihiro Shimoda 	else
1628e9c897bSYoshihiro Shimoda 		ether = GETHER1_MAC_BASE;
1638e9c897bSYoshihiro Shimoda 
1648e9c897bSYoshihiro Shimoda 	val = (mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3];
1658e9c897bSYoshihiro Shimoda 	writel(val, &ether->mahr);
1668e9c897bSYoshihiro Shimoda 	val = (mac[4] << 8) | mac[5];
1678e9c897bSYoshihiro Shimoda 	writel(val, &ether->malr);
1688e9c897bSYoshihiro Shimoda }
1698e9c897bSYoshihiro Shimoda 
1708e9c897bSYoshihiro Shimoda /*****************************************************************
1718e9c897bSYoshihiro Shimoda  * This PMB must be set on this timing. The lowlevel_init is run on
1728e9c897bSYoshihiro Shimoda  * Area 0(phys 0x00000000), so we have to map it.
1738e9c897bSYoshihiro Shimoda  *
1748e9c897bSYoshihiro Shimoda  * The new PMB table is following:
1758e9c897bSYoshihiro Shimoda  * ent	virt		phys		v	sz	c	wt
1768e9c897bSYoshihiro Shimoda  * 0	0xa0000000	0x40000000	1	128M	0	1
1778e9c897bSYoshihiro Shimoda  * 1	0xa8000000	0x48000000	1	128M	0	1
1788e9c897bSYoshihiro Shimoda  * 2	0xb0000000	0x50000000	1	128M	0	1
1798e9c897bSYoshihiro Shimoda  * 3	0xb8000000	0x58000000	1	128M	0	1
1808e9c897bSYoshihiro Shimoda  * 4	0x80000000	0x40000000	1	128M	1	1
1818e9c897bSYoshihiro Shimoda  * 5	0x88000000	0x48000000	1	128M	1	1
1828e9c897bSYoshihiro Shimoda  * 6	0x90000000	0x50000000	1	128M	1	1
1838e9c897bSYoshihiro Shimoda  * 7	0x98000000	0x58000000	1	128M	1	1
1848e9c897bSYoshihiro Shimoda  */
set_pmb_on_board_init(void)1858e9c897bSYoshihiro Shimoda static void set_pmb_on_board_init(void)
1868e9c897bSYoshihiro Shimoda {
1878e9c897bSYoshihiro Shimoda 	struct mmu_regs *mmu = MMU_BASE;
1888e9c897bSYoshihiro Shimoda 
1898e9c897bSYoshihiro Shimoda 	/* clear ITLB */
1908e9c897bSYoshihiro Shimoda 	writel(0x00000004, &mmu->mmucr);
1918e9c897bSYoshihiro Shimoda 
1928e9c897bSYoshihiro Shimoda 	/* delete PMB for SPIBOOT */
1938e9c897bSYoshihiro Shimoda 	writel(0, PMB_ADDR_BASE(0));
1948e9c897bSYoshihiro Shimoda 	writel(0, PMB_DATA_BASE(0));
1958e9c897bSYoshihiro Shimoda 
1968e9c897bSYoshihiro Shimoda 	/* add PMB for SDRAM(0x40000000 - 0x47ffffff) */
1978e9c897bSYoshihiro Shimoda 	/*			ppn  ub v s1 s0  c  wt */
1988e9c897bSYoshihiro Shimoda 	writel(mk_pmb_addr_val(0xa0), PMB_ADDR_BASE(0));
1998e9c897bSYoshihiro Shimoda 	writel(mk_pmb_data_val(0x40, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(0));
2008e9c897bSYoshihiro Shimoda 	writel(mk_pmb_addr_val(0xb0), PMB_ADDR_BASE(2));
2018e9c897bSYoshihiro Shimoda 	writel(mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(2));
2028e9c897bSYoshihiro Shimoda 	writel(mk_pmb_addr_val(0xb8), PMB_ADDR_BASE(3));
2038e9c897bSYoshihiro Shimoda 	writel(mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(3));
2048e9c897bSYoshihiro Shimoda 	writel(mk_pmb_addr_val(0x80), PMB_ADDR_BASE(4));
2058e9c897bSYoshihiro Shimoda 	writel(mk_pmb_data_val(0x40, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(4));
2068e9c897bSYoshihiro Shimoda 	writel(mk_pmb_addr_val(0x90), PMB_ADDR_BASE(6));
2078e9c897bSYoshihiro Shimoda 	writel(mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(6));
2088e9c897bSYoshihiro Shimoda 	writel(mk_pmb_addr_val(0x98), PMB_ADDR_BASE(7));
2098e9c897bSYoshihiro Shimoda 	writel(mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(7));
2108e9c897bSYoshihiro Shimoda }
2118e9c897bSYoshihiro Shimoda 
board_init(void)2128e9c897bSYoshihiro Shimoda int board_init(void)
2138e9c897bSYoshihiro Shimoda {
2148e9c897bSYoshihiro Shimoda 	struct gether_control_regs *gether = GETHER_CONTROL_BASE;
2158e9c897bSYoshihiro Shimoda 
2168e9c897bSYoshihiro Shimoda 	set_pmb_on_board_init();
2178e9c897bSYoshihiro Shimoda 
2188e9c897bSYoshihiro Shimoda 	/* enable RMII's MDIO (disable GRMII's MDIO) */
2198e9c897bSYoshihiro Shimoda 	writel(0x00030000, &gether->gbecont);
2208e9c897bSYoshihiro Shimoda 
2218e9c897bSYoshihiro Shimoda 	init_gctrl();
2228e9c897bSYoshihiro Shimoda 	init_usb_phy();
2238e9c897bSYoshihiro Shimoda 
2248e9c897bSYoshihiro Shimoda 	return 0;
2258e9c897bSYoshihiro Shimoda }
2268e9c897bSYoshihiro Shimoda 
board_mmc_init(bd_t * bis)227566f63d5SYoshihiro Shimoda int board_mmc_init(bd_t *bis)
228566f63d5SYoshihiro Shimoda {
229566f63d5SYoshihiro Shimoda 	return mmcif_mmc_init();
230566f63d5SYoshihiro Shimoda }
231566f63d5SYoshihiro Shimoda 
get_sh_eth_mac_raw(unsigned char * buf,int size)2328e9c897bSYoshihiro Shimoda static int get_sh_eth_mac_raw(unsigned char *buf, int size)
2338e9c897bSYoshihiro Shimoda {
2348e9c897bSYoshihiro Shimoda 	struct spi_flash *spi;
2358e9c897bSYoshihiro Shimoda 	int ret;
2368e9c897bSYoshihiro Shimoda 
2378e9c897bSYoshihiro Shimoda 	spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
2388e9c897bSYoshihiro Shimoda 	if (spi == NULL) {
2398e9c897bSYoshihiro Shimoda 		printf("%s: spi_flash probe error.\n", __func__);
2408e9c897bSYoshihiro Shimoda 		return 1;
2418e9c897bSYoshihiro Shimoda 	}
2428e9c897bSYoshihiro Shimoda 
2438e9c897bSYoshihiro Shimoda 	ret = spi_flash_read(spi, SH7757LCR_ETHERNET_MAC_BASE, size, buf);
2448e9c897bSYoshihiro Shimoda 	if (ret) {
2458e9c897bSYoshihiro Shimoda 		printf("%s: spi_flash read error.\n", __func__);
2468e9c897bSYoshihiro Shimoda 		spi_flash_free(spi);
2478e9c897bSYoshihiro Shimoda 		return 1;
2488e9c897bSYoshihiro Shimoda 	}
2498e9c897bSYoshihiro Shimoda 	spi_flash_free(spi);
2508e9c897bSYoshihiro Shimoda 
2518e9c897bSYoshihiro Shimoda 	return 0;
2528e9c897bSYoshihiro Shimoda }
2538e9c897bSYoshihiro Shimoda 
get_sh_eth_mac(int channel,char * mac_string,unsigned char * buf)2548e9c897bSYoshihiro Shimoda static int get_sh_eth_mac(int channel, char *mac_string, unsigned char *buf)
2558e9c897bSYoshihiro Shimoda {
2568e9c897bSYoshihiro Shimoda 	memcpy(mac_string, &buf[channel * (SH7757LCR_ETHERNET_MAC_SIZE + 1)],
2578e9c897bSYoshihiro Shimoda 		SH7757LCR_ETHERNET_MAC_SIZE);
2588e9c897bSYoshihiro Shimoda 	mac_string[SH7757LCR_ETHERNET_MAC_SIZE] = 0x00;	/* terminate */
2598e9c897bSYoshihiro Shimoda 
2608e9c897bSYoshihiro Shimoda 	return 0;
2618e9c897bSYoshihiro Shimoda }
2628e9c897bSYoshihiro Shimoda 
init_ethernet_mac(void)2638e9c897bSYoshihiro Shimoda static void init_ethernet_mac(void)
2648e9c897bSYoshihiro Shimoda {
2658e9c897bSYoshihiro Shimoda 	char mac_string[64];
2668e9c897bSYoshihiro Shimoda 	char env_string[64];
2678e9c897bSYoshihiro Shimoda 	int i;
2688e9c897bSYoshihiro Shimoda 	unsigned char *buf;
2698e9c897bSYoshihiro Shimoda 
2708e9c897bSYoshihiro Shimoda 	buf = malloc(256);
2718e9c897bSYoshihiro Shimoda 	if (!buf) {
2728e9c897bSYoshihiro Shimoda 		printf("%s: malloc error.\n", __func__);
2738e9c897bSYoshihiro Shimoda 		return;
2748e9c897bSYoshihiro Shimoda 	}
2758e9c897bSYoshihiro Shimoda 	get_sh_eth_mac_raw(buf, 256);
2768e9c897bSYoshihiro Shimoda 
2778e9c897bSYoshihiro Shimoda 	/* Fast Ethernet */
2788e9c897bSYoshihiro Shimoda 	for (i = 0; i < SH7757LCR_ETHERNET_NUM_CH; i++) {
2798e9c897bSYoshihiro Shimoda 		get_sh_eth_mac(i, mac_string, buf);
2808e9c897bSYoshihiro Shimoda 		if (i == 0)
281382bee57SSimon Glass 			env_set("ethaddr", mac_string);
2828e9c897bSYoshihiro Shimoda 		else {
2838e9c897bSYoshihiro Shimoda 			sprintf(env_string, "eth%daddr", i);
284382bee57SSimon Glass 			env_set(env_string, mac_string);
2858e9c897bSYoshihiro Shimoda 		}
2868e9c897bSYoshihiro Shimoda 
2878e9c897bSYoshihiro Shimoda 		set_mac_to_sh_eth_register(i, mac_string);
2888e9c897bSYoshihiro Shimoda 	}
2898e9c897bSYoshihiro Shimoda 
2908e9c897bSYoshihiro Shimoda 	/* Gigabit Ethernet */
2918e9c897bSYoshihiro Shimoda 	for (i = 0; i < SH7757LCR_GIGA_ETHERNET_NUM_CH; i++) {
2928e9c897bSYoshihiro Shimoda 		get_sh_eth_mac(i + SH7757LCR_ETHERNET_NUM_CH, mac_string, buf);
2938e9c897bSYoshihiro Shimoda 		sprintf(env_string, "eth%daddr", i + SH7757LCR_ETHERNET_NUM_CH);
294382bee57SSimon Glass 		env_set(env_string, mac_string);
2958e9c897bSYoshihiro Shimoda 
2968e9c897bSYoshihiro Shimoda 		set_mac_to_sh_giga_eth_register(i, mac_string);
2978e9c897bSYoshihiro Shimoda 	}
2988e9c897bSYoshihiro Shimoda 
2998e9c897bSYoshihiro Shimoda 	free(buf);
3008e9c897bSYoshihiro Shimoda }
3018e9c897bSYoshihiro Shimoda 
init_pcie(void)3028e9c897bSYoshihiro Shimoda static void init_pcie(void)
3038e9c897bSYoshihiro Shimoda {
3048e9c897bSYoshihiro Shimoda 	struct pcie_setup_regs *pcie_setup = PCIE_SETUP_BASE;
3058e9c897bSYoshihiro Shimoda 	struct pcie_system_bus_regs *pcie_sysbus = PCIE_SYSTEM_BUS_BASE;
3068e9c897bSYoshihiro Shimoda 
3078e9c897bSYoshihiro Shimoda 	writel(0x00000ff2, &pcie_setup->ladmsk0);
3088e9c897bSYoshihiro Shimoda 	writel(0x00000001, &pcie_setup->barmap);
3098e9c897bSYoshihiro Shimoda 	writel(0xffcaa000, &pcie_setup->lad0);
3108e9c897bSYoshihiro Shimoda 	writel(0x00030000, &pcie_sysbus->endictl0);
3118e9c897bSYoshihiro Shimoda 	writel(0x00000003, &pcie_sysbus->endictl1);
3128e9c897bSYoshihiro Shimoda 	writel(0x00000004, &pcie_setup->pbictl2);
3138e9c897bSYoshihiro Shimoda }
3148e9c897bSYoshihiro Shimoda 
finish_spiboot(void)3158e9c897bSYoshihiro Shimoda static void finish_spiboot(void)
3168e9c897bSYoshihiro Shimoda {
3178e9c897bSYoshihiro Shimoda 	struct gctrl_regs *gctrl = GCTRL_BASE;
3188e9c897bSYoshihiro Shimoda 	/*
3198e9c897bSYoshihiro Shimoda 	 *  SH7757 B0 does not use LBSC.
3208e9c897bSYoshihiro Shimoda 	 *  So if we set SPIBOOTCAN to 1, SH7757 can not access Area0.
3218e9c897bSYoshihiro Shimoda 	 *  This setting is not cleared by manual reset, So we have to set it
3228e9c897bSYoshihiro Shimoda 	 *  to 0.
3238e9c897bSYoshihiro Shimoda 	 */
3248e9c897bSYoshihiro Shimoda 	writel(0x00000000, &gctrl->spibootcan);
3258e9c897bSYoshihiro Shimoda }
3268e9c897bSYoshihiro Shimoda 
board_late_init(void)3278e9c897bSYoshihiro Shimoda int board_late_init(void)
3288e9c897bSYoshihiro Shimoda {
3298e9c897bSYoshihiro Shimoda 	init_ethernet_mac();
3308e9c897bSYoshihiro Shimoda 	init_pcie_bridge();
3318e9c897bSYoshihiro Shimoda 	init_pcie();
3328e9c897bSYoshihiro Shimoda 	finish_spiboot();
3338e9c897bSYoshihiro Shimoda 
3348e9c897bSYoshihiro Shimoda 	return 0;
3358e9c897bSYoshihiro Shimoda }
3368e9c897bSYoshihiro Shimoda 
do_sh_g200(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])3378e9c897bSYoshihiro Shimoda int do_sh_g200(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
3388e9c897bSYoshihiro Shimoda {
3398e9c897bSYoshihiro Shimoda 	struct gctrl_regs *gctrl = GCTRL_BASE;
3408e9c897bSYoshihiro Shimoda 	unsigned long graofst;
3418e9c897bSYoshihiro Shimoda 
3428e9c897bSYoshihiro Shimoda 	writel(0xfedcba98, &gctrl->wprotect);
3438e9c897bSYoshihiro Shimoda 	graofst = (SH7757LCR_SDRAM_PHYS_TOP + SH7757LCR_GRA_OFFSET) >> 24;
3448e9c897bSYoshihiro Shimoda 	writel(graofst | 0xa0000f00, &gctrl->gracr3);
3458e9c897bSYoshihiro Shimoda 
3468e9c897bSYoshihiro Shimoda 	return 0;
3478e9c897bSYoshihiro Shimoda }
3488e9c897bSYoshihiro Shimoda 
3498e9c897bSYoshihiro Shimoda U_BOOT_CMD(
3508e9c897bSYoshihiro Shimoda 	sh_g200,	1,	1,	do_sh_g200,
3518e9c897bSYoshihiro Shimoda 	"enable sh-g200",
3528e9c897bSYoshihiro Shimoda 	"enable SH-G200 bus (disable PCIe-G200)"
3538e9c897bSYoshihiro Shimoda );
3548e9c897bSYoshihiro Shimoda 
do_write_mac(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])3558e9c897bSYoshihiro Shimoda int do_write_mac(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
3568e9c897bSYoshihiro Shimoda {
3578e9c897bSYoshihiro Shimoda 	int i, ret;
3588e9c897bSYoshihiro Shimoda 	char mac_string[256];
3598e9c897bSYoshihiro Shimoda 	struct spi_flash *spi;
3608e9c897bSYoshihiro Shimoda 	unsigned char *buf;
3618e9c897bSYoshihiro Shimoda 
3628e9c897bSYoshihiro Shimoda 	if (argc != 5) {
3638e9c897bSYoshihiro Shimoda 		buf = malloc(256);
3648e9c897bSYoshihiro Shimoda 		if (!buf) {
3658e9c897bSYoshihiro Shimoda 			printf("%s: malloc error.\n", __func__);
3668e9c897bSYoshihiro Shimoda 			return 1;
3678e9c897bSYoshihiro Shimoda 		}
3688e9c897bSYoshihiro Shimoda 
3698e9c897bSYoshihiro Shimoda 		get_sh_eth_mac_raw(buf, 256);
3708e9c897bSYoshihiro Shimoda 
3718e9c897bSYoshihiro Shimoda 		/* print current MAC address */
3728e9c897bSYoshihiro Shimoda 		for (i = 0; i < 4; i++) {
3738e9c897bSYoshihiro Shimoda 			get_sh_eth_mac(i, mac_string, buf);
3748e9c897bSYoshihiro Shimoda 			if (i < 2)
3758e9c897bSYoshihiro Shimoda 				printf(" ETHERC ch%d = %s\n", i, mac_string);
3768e9c897bSYoshihiro Shimoda 			else
3778e9c897bSYoshihiro Shimoda 				printf("GETHERC ch%d = %s\n", i-2, mac_string);
3788e9c897bSYoshihiro Shimoda 		}
3798e9c897bSYoshihiro Shimoda 		free(buf);
3808e9c897bSYoshihiro Shimoda 		return 0;
3818e9c897bSYoshihiro Shimoda 	}
3828e9c897bSYoshihiro Shimoda 
3838e9c897bSYoshihiro Shimoda 	/* new setting */
3848e9c897bSYoshihiro Shimoda 	memset(mac_string, 0xff, sizeof(mac_string));
3858e9c897bSYoshihiro Shimoda 	sprintf(mac_string, "%s\t%s\t%s\t%s",
3868e9c897bSYoshihiro Shimoda 		argv[1], argv[2], argv[3], argv[4]);
3878e9c897bSYoshihiro Shimoda 
3888e9c897bSYoshihiro Shimoda 	/* write MAC data to SPI rom */
3898e9c897bSYoshihiro Shimoda 	spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
3908e9c897bSYoshihiro Shimoda 	if (!spi) {
3918e9c897bSYoshihiro Shimoda 		printf("%s: spi_flash probe error.\n", __func__);
3928e9c897bSYoshihiro Shimoda 		return 1;
3938e9c897bSYoshihiro Shimoda 	}
3948e9c897bSYoshihiro Shimoda 
3958e9c897bSYoshihiro Shimoda 	ret = spi_flash_erase(spi, SH7757LCR_ETHERNET_MAC_BASE_SPI,
3968e9c897bSYoshihiro Shimoda 				SH7757LCR_SPI_SECTOR_SIZE);
3978e9c897bSYoshihiro Shimoda 	if (ret) {
3988e9c897bSYoshihiro Shimoda 		printf("%s: spi_flash erase error.\n", __func__);
3998e9c897bSYoshihiro Shimoda 		return 1;
4008e9c897bSYoshihiro Shimoda 	}
4018e9c897bSYoshihiro Shimoda 
4028e9c897bSYoshihiro Shimoda 	ret = spi_flash_write(spi, SH7757LCR_ETHERNET_MAC_BASE_SPI,
4038e9c897bSYoshihiro Shimoda 				sizeof(mac_string), mac_string);
4048e9c897bSYoshihiro Shimoda 	if (ret) {
4058e9c897bSYoshihiro Shimoda 		printf("%s: spi_flash write error.\n", __func__);
4068e9c897bSYoshihiro Shimoda 		spi_flash_free(spi);
4078e9c897bSYoshihiro Shimoda 		return 1;
4088e9c897bSYoshihiro Shimoda 	}
4098e9c897bSYoshihiro Shimoda 	spi_flash_free(spi);
4108e9c897bSYoshihiro Shimoda 
4118e9c897bSYoshihiro Shimoda 	puts("The writing of the MAC address to SPI ROM was completed.\n");
4128e9c897bSYoshihiro Shimoda 
4138e9c897bSYoshihiro Shimoda 	return 0;
4148e9c897bSYoshihiro Shimoda }
4158e9c897bSYoshihiro Shimoda 
4168e9c897bSYoshihiro Shimoda U_BOOT_CMD(
4178e9c897bSYoshihiro Shimoda 	write_mac,	5,	1,	do_write_mac,
4188e9c897bSYoshihiro Shimoda 	"write MAC address for ETHERC/GETHERC",
4198e9c897bSYoshihiro Shimoda 	"[ETHERC ch0] [ETHERC ch1] [GETHERC ch0] [GETHERC ch1]\n"
4208e9c897bSYoshihiro Shimoda );
421