xref: /openbmc/u-boot/board/renesas/sh7752evb/spi-boot.c (revision 42e1321874f8a51373972c293f369c6973c85339)
1*1a2621baSYoshihiro Shimoda /*
2*1a2621baSYoshihiro Shimoda  * Copyright (C) 2012  Renesas Solutions Corp.
3*1a2621baSYoshihiro Shimoda  *
4*1a2621baSYoshihiro Shimoda  * This file is subject to the terms and conditions of the GNU Lesser
5*1a2621baSYoshihiro Shimoda  * General Public License.  See the file "COPYING.LIB" in the main
6*1a2621baSYoshihiro Shimoda  * directory of this archive for more details.
7*1a2621baSYoshihiro Shimoda  */
8*1a2621baSYoshihiro Shimoda 
9*1a2621baSYoshihiro Shimoda #include <common.h>
10*1a2621baSYoshihiro Shimoda 
11*1a2621baSYoshihiro Shimoda #define CONFIG_RAM_BOOT_PHYS	CONFIG_SYS_TEXT_BASE
12*1a2621baSYoshihiro Shimoda #define CONFIG_SPI_ADDR		0x00000000
13*1a2621baSYoshihiro Shimoda #define CONFIG_SPI_LENGTH	CONFIG_SYS_MONITOR_LEN
14*1a2621baSYoshihiro Shimoda #define CONFIG_RAM_BOOT		CONFIG_SYS_TEXT_BASE
15*1a2621baSYoshihiro Shimoda 
16*1a2621baSYoshihiro Shimoda #define SPIWDMADR	0xFE001018
17*1a2621baSYoshihiro Shimoda #define SPIWDMCNTR	0xFE001020
18*1a2621baSYoshihiro Shimoda #define SPIDMCOR	0xFE001028
19*1a2621baSYoshihiro Shimoda #define SPIDMINTSR	0xFE001188
20*1a2621baSYoshihiro Shimoda #define SPIDMINTMR	0xFE001190
21*1a2621baSYoshihiro Shimoda 
22*1a2621baSYoshihiro Shimoda #define SPIDMINTSR_DMEND	0x00000004
23*1a2621baSYoshihiro Shimoda 
24*1a2621baSYoshihiro Shimoda #define TBR	0xFE002000
25*1a2621baSYoshihiro Shimoda #define RBR	0xFE002000
26*1a2621baSYoshihiro Shimoda 
27*1a2621baSYoshihiro Shimoda #define CR1	0xFE002008
28*1a2621baSYoshihiro Shimoda #define CR2	0xFE002010
29*1a2621baSYoshihiro Shimoda #define CR3	0xFE002018
30*1a2621baSYoshihiro Shimoda #define CR4	0xFE002020
31*1a2621baSYoshihiro Shimoda 
32*1a2621baSYoshihiro Shimoda /* CR1 */
33*1a2621baSYoshihiro Shimoda #define SPI_TBE		0x80
34*1a2621baSYoshihiro Shimoda #define SPI_TBF		0x40
35*1a2621baSYoshihiro Shimoda #define SPI_RBE		0x20
36*1a2621baSYoshihiro Shimoda #define SPI_RBF		0x10
37*1a2621baSYoshihiro Shimoda #define SPI_PFONRD	0x08
38*1a2621baSYoshihiro Shimoda #define SPI_SSDB	0x04
39*1a2621baSYoshihiro Shimoda #define SPI_SSD		0x02
40*1a2621baSYoshihiro Shimoda #define SPI_SSA		0x01
41*1a2621baSYoshihiro Shimoda 
42*1a2621baSYoshihiro Shimoda /* CR2 */
43*1a2621baSYoshihiro Shimoda #define SPI_RSTF	0x80
44*1a2621baSYoshihiro Shimoda #define SPI_LOOPBK	0x40
45*1a2621baSYoshihiro Shimoda #define SPI_CPOL	0x20
46*1a2621baSYoshihiro Shimoda #define SPI_CPHA	0x10
47*1a2621baSYoshihiro Shimoda #define SPI_L1M0	0x08
48*1a2621baSYoshihiro Shimoda 
49*1a2621baSYoshihiro Shimoda /* CR4 */
50*1a2621baSYoshihiro Shimoda #define SPI_TBEI	0x80
51*1a2621baSYoshihiro Shimoda #define SPI_TBFI	0x40
52*1a2621baSYoshihiro Shimoda #define SPI_RBEI	0x20
53*1a2621baSYoshihiro Shimoda #define SPI_RBFI	0x10
54*1a2621baSYoshihiro Shimoda #define SPI_SpiS0	0x02
55*1a2621baSYoshihiro Shimoda #define SPI_SSS		0x01
56*1a2621baSYoshihiro Shimoda 
57*1a2621baSYoshihiro Shimoda #define spi_write(val, addr)	(*(volatile unsigned long *)(addr)) = val
58*1a2621baSYoshihiro Shimoda #define spi_read(addr)		(*(volatile unsigned long *)(addr))
59*1a2621baSYoshihiro Shimoda 
60*1a2621baSYoshihiro Shimoda /* M25P80 */
61*1a2621baSYoshihiro Shimoda #define M25_READ	0x03
62*1a2621baSYoshihiro Shimoda 
63*1a2621baSYoshihiro Shimoda #define __uses_spiboot2	__attribute__((section(".spiboot2.text")))
spi_reset(void)64*1a2621baSYoshihiro Shimoda static void __uses_spiboot2 spi_reset(void)
65*1a2621baSYoshihiro Shimoda {
66*1a2621baSYoshihiro Shimoda 	int timeout = 0x00100000;
67*1a2621baSYoshihiro Shimoda 
68*1a2621baSYoshihiro Shimoda 	/* Make sure the last transaction is finalized */
69*1a2621baSYoshihiro Shimoda 	spi_write(0x00, CR3);
70*1a2621baSYoshihiro Shimoda 	spi_write(0x02, CR1);
71*1a2621baSYoshihiro Shimoda 	while (!(spi_read(CR4) & SPI_SpiS0)) {
72*1a2621baSYoshihiro Shimoda 		if (timeout-- < 0)
73*1a2621baSYoshihiro Shimoda 			break;
74*1a2621baSYoshihiro Shimoda 	}
75*1a2621baSYoshihiro Shimoda 	spi_write(0x00, CR1);
76*1a2621baSYoshihiro Shimoda 
77*1a2621baSYoshihiro Shimoda 	spi_write(spi_read(CR2) | SPI_RSTF, CR2);	/* fifo reset */
78*1a2621baSYoshihiro Shimoda 	spi_write(spi_read(CR2) & ~SPI_RSTF, CR2);
79*1a2621baSYoshihiro Shimoda 
80*1a2621baSYoshihiro Shimoda 	spi_write(0, SPIDMCOR);
81*1a2621baSYoshihiro Shimoda }
82*1a2621baSYoshihiro Shimoda 
spi_read_flash(void * buf,unsigned long addr,unsigned long len)83*1a2621baSYoshihiro Shimoda static void __uses_spiboot2 spi_read_flash(void *buf, unsigned long addr,
84*1a2621baSYoshihiro Shimoda 					   unsigned long len)
85*1a2621baSYoshihiro Shimoda {
86*1a2621baSYoshihiro Shimoda 	spi_write(M25_READ, TBR);
87*1a2621baSYoshihiro Shimoda 	spi_write((addr >> 16) & 0xFF, TBR);
88*1a2621baSYoshihiro Shimoda 	spi_write((addr >> 8) & 0xFF, TBR);
89*1a2621baSYoshihiro Shimoda 	spi_write(addr & 0xFF, TBR);
90*1a2621baSYoshihiro Shimoda 
91*1a2621baSYoshihiro Shimoda 	spi_write(SPIDMINTSR_DMEND, SPIDMINTSR);
92*1a2621baSYoshihiro Shimoda 	spi_write((unsigned long)buf, SPIWDMADR);
93*1a2621baSYoshihiro Shimoda 	spi_write(len & 0xFFFFFFE0, SPIWDMCNTR);
94*1a2621baSYoshihiro Shimoda 	spi_write(1, SPIDMCOR);
95*1a2621baSYoshihiro Shimoda 
96*1a2621baSYoshihiro Shimoda 	spi_write(0xff, CR3);
97*1a2621baSYoshihiro Shimoda 	spi_write(spi_read(CR1) | SPI_SSDB, CR1);
98*1a2621baSYoshihiro Shimoda 	spi_write(spi_read(CR1) | SPI_SSA, CR1);
99*1a2621baSYoshihiro Shimoda 
100*1a2621baSYoshihiro Shimoda 	while (!(spi_read(SPIDMINTSR) & SPIDMINTSR_DMEND))
101*1a2621baSYoshihiro Shimoda 		;
102*1a2621baSYoshihiro Shimoda 
103*1a2621baSYoshihiro Shimoda 	/* Nagate SP0-SS0 */
104*1a2621baSYoshihiro Shimoda 	spi_write(0, CR1);
105*1a2621baSYoshihiro Shimoda }
106*1a2621baSYoshihiro Shimoda 
spiboot_main(void)107*1a2621baSYoshihiro Shimoda void __uses_spiboot2 spiboot_main(void)
108*1a2621baSYoshihiro Shimoda {
109*1a2621baSYoshihiro Shimoda 	void (*_start)(void) = (void *)CONFIG_SYS_TEXT_BASE;
110*1a2621baSYoshihiro Shimoda 
111*1a2621baSYoshihiro Shimoda 	spi_reset();
112*1a2621baSYoshihiro Shimoda 	spi_read_flash((void *)CONFIG_RAM_BOOT_PHYS, CONFIG_SPI_ADDR,
113*1a2621baSYoshihiro Shimoda 			CONFIG_SPI_LENGTH);
114*1a2621baSYoshihiro Shimoda 
115*1a2621baSYoshihiro Shimoda 	_start();
116*1a2621baSYoshihiro Shimoda }
117