183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
26a994e5bSNobuhiro Iwamatsu /*
36a994e5bSNobuhiro Iwamatsu * board/renesas/gose/gose.c
46a994e5bSNobuhiro Iwamatsu *
56a994e5bSNobuhiro Iwamatsu * Copyright (C) 2014 Renesas Electronics Corporation
66a994e5bSNobuhiro Iwamatsu */
76a994e5bSNobuhiro Iwamatsu
86a994e5bSNobuhiro Iwamatsu #include <common.h>
96a994e5bSNobuhiro Iwamatsu #include <malloc.h>
109d86e48eSNobuhiro Iwamatsu #include <dm.h>
119d86e48eSNobuhiro Iwamatsu #include <dm/platform_data/serial_sh.h>
129925f1dbSAlex Kiernan #include <environment.h>
136a994e5bSNobuhiro Iwamatsu #include <asm/processor.h>
146a994e5bSNobuhiro Iwamatsu #include <asm/mach-types.h>
156a994e5bSNobuhiro Iwamatsu #include <asm/io.h>
161221ce45SMasahiro Yamada #include <linux/errno.h>
176a994e5bSNobuhiro Iwamatsu #include <asm/arch/sys_proto.h>
186a994e5bSNobuhiro Iwamatsu #include <asm/gpio.h>
196a994e5bSNobuhiro Iwamatsu #include <asm/arch/rmobile.h>
2044e1eebfSNobuhiro Iwamatsu #include <asm/arch/rcar-mstp.h>
21e2abab69SNobuhiro Iwamatsu #include <asm/arch/sh_sdhi.h>
22f0261243SNobuhiro Iwamatsu #include <netdev.h>
23f0261243SNobuhiro Iwamatsu #include <miiphy.h>
246a994e5bSNobuhiro Iwamatsu #include <i2c.h>
256a994e5bSNobuhiro Iwamatsu #include "qos.h"
266a994e5bSNobuhiro Iwamatsu
276a994e5bSNobuhiro Iwamatsu DECLARE_GLOBAL_DATA_PTR;
286a994e5bSNobuhiro Iwamatsu
296a994e5bSNobuhiro Iwamatsu #define CLK2MHZ(clk) (clk / 1000 / 1000)
s_init(void)306a994e5bSNobuhiro Iwamatsu void s_init(void)
316a994e5bSNobuhiro Iwamatsu {
326a994e5bSNobuhiro Iwamatsu struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
336a994e5bSNobuhiro Iwamatsu struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
346a994e5bSNobuhiro Iwamatsu u32 stc;
356a994e5bSNobuhiro Iwamatsu
366a994e5bSNobuhiro Iwamatsu /* Watchdog init */
376a994e5bSNobuhiro Iwamatsu writel(0xA5A5A500, &rwdt->rwtcsra);
386a994e5bSNobuhiro Iwamatsu writel(0xA5A5A500, &swdt->swtcsra);
396a994e5bSNobuhiro Iwamatsu
406a994e5bSNobuhiro Iwamatsu /* CPU frequency setting. Set to 1.5GHz */
416a994e5bSNobuhiro Iwamatsu stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
426a994e5bSNobuhiro Iwamatsu clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
436a994e5bSNobuhiro Iwamatsu
446a994e5bSNobuhiro Iwamatsu /* QoS */
456a994e5bSNobuhiro Iwamatsu qos_init();
466a994e5bSNobuhiro Iwamatsu }
476a994e5bSNobuhiro Iwamatsu
4849aefe30SMarek Vasut #define TMU0_MSTP125 BIT(25)
49e2abab69SNobuhiro Iwamatsu
50e2abab69SNobuhiro Iwamatsu #define SD1CKCR 0xE6150078
51e2abab69SNobuhiro Iwamatsu #define SD2CKCR 0xE615026C
52e2abab69SNobuhiro Iwamatsu #define SD_97500KHZ 0x7
53e2abab69SNobuhiro Iwamatsu
board_early_init_f(void)546a994e5bSNobuhiro Iwamatsu int board_early_init_f(void)
556a994e5bSNobuhiro Iwamatsu {
566a994e5bSNobuhiro Iwamatsu mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
576a994e5bSNobuhiro Iwamatsu
5849aefe30SMarek Vasut /*
5949aefe30SMarek Vasut * SD0 clock is set to 97.5MHz by default.
6049aefe30SMarek Vasut * Set SD1 and SD2 to the 97.5MHz as well.
6149aefe30SMarek Vasut */
62e2abab69SNobuhiro Iwamatsu writel(SD_97500KHZ, SD1CKCR);
63e2abab69SNobuhiro Iwamatsu writel(SD_97500KHZ, SD2CKCR);
64e2abab69SNobuhiro Iwamatsu
656a994e5bSNobuhiro Iwamatsu return 0;
666a994e5bSNobuhiro Iwamatsu }
676a994e5bSNobuhiro Iwamatsu
6849aefe30SMarek Vasut #define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
69f0261243SNobuhiro Iwamatsu
board_init(void)706a994e5bSNobuhiro Iwamatsu int board_init(void)
716a994e5bSNobuhiro Iwamatsu {
726a994e5bSNobuhiro Iwamatsu /* adress of boot parameters */
735a290250SNobuhiro Iwamatsu gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
746a994e5bSNobuhiro Iwamatsu
7549aefe30SMarek Vasut /* Force ethernet PHY out of reset */
7649aefe30SMarek Vasut gpio_request(ETHERNET_PHY_RESET, "phy_reset");
7749aefe30SMarek Vasut gpio_direction_output(ETHERNET_PHY_RESET, 0);
7849aefe30SMarek Vasut mdelay(10);
7949aefe30SMarek Vasut gpio_direction_output(ETHERNET_PHY_RESET, 1);
80f0261243SNobuhiro Iwamatsu
816a994e5bSNobuhiro Iwamatsu return 0;
826a994e5bSNobuhiro Iwamatsu }
836a994e5bSNobuhiro Iwamatsu
dram_init(void)846a994e5bSNobuhiro Iwamatsu int dram_init(void)
856a994e5bSNobuhiro Iwamatsu {
8612308b12SSiva Durga Prasad Paladugu if (fdtdec_setup_mem_size_base() != 0)
8749aefe30SMarek Vasut return -EINVAL;
8849aefe30SMarek Vasut
8949aefe30SMarek Vasut return 0;
9049aefe30SMarek Vasut }
9149aefe30SMarek Vasut
dram_init_banksize(void)9249aefe30SMarek Vasut int dram_init_banksize(void)
9349aefe30SMarek Vasut {
9449aefe30SMarek Vasut fdtdec_setup_memory_banksize();
9549aefe30SMarek Vasut
9649aefe30SMarek Vasut return 0;
9749aefe30SMarek Vasut }
9849aefe30SMarek Vasut
9949aefe30SMarek Vasut /* KSZ8041RNLI */
10049aefe30SMarek Vasut #define PHY_CONTROL1 0x1E
101*4bbd4642SMarek Vasut #define PHY_LED_MODE 0xC000
10249aefe30SMarek Vasut #define PHY_LED_MODE_ACK 0x4000
board_phy_config(struct phy_device * phydev)10349aefe30SMarek Vasut int board_phy_config(struct phy_device *phydev)
10449aefe30SMarek Vasut {
10549aefe30SMarek Vasut int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
10649aefe30SMarek Vasut ret &= ~PHY_LED_MODE;
10749aefe30SMarek Vasut ret |= PHY_LED_MODE_ACK;
10849aefe30SMarek Vasut ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
1096a994e5bSNobuhiro Iwamatsu
1106a994e5bSNobuhiro Iwamatsu return 0;
1116a994e5bSNobuhiro Iwamatsu }
1126a994e5bSNobuhiro Iwamatsu
reset_cpu(ulong addr)1136a994e5bSNobuhiro Iwamatsu void reset_cpu(ulong addr)
1146a994e5bSNobuhiro Iwamatsu {
11549aefe30SMarek Vasut struct udevice *dev;
11649aefe30SMarek Vasut const u8 pmic_bus = 6;
11749aefe30SMarek Vasut const u8 pmic_addr = 0x58;
11849aefe30SMarek Vasut u8 data;
11949aefe30SMarek Vasut int ret;
1206a994e5bSNobuhiro Iwamatsu
12149aefe30SMarek Vasut ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
12249aefe30SMarek Vasut if (ret)
12349aefe30SMarek Vasut hang();
12449aefe30SMarek Vasut
12549aefe30SMarek Vasut ret = dm_i2c_read(dev, 0x13, &data, 1);
12649aefe30SMarek Vasut if (ret)
12749aefe30SMarek Vasut hang();
12849aefe30SMarek Vasut
12949aefe30SMarek Vasut data |= BIT(1);
13049aefe30SMarek Vasut
13149aefe30SMarek Vasut ret = dm_i2c_write(dev, 0x13, &data, 1);
13249aefe30SMarek Vasut if (ret)
13349aefe30SMarek Vasut hang();
1346a994e5bSNobuhiro Iwamatsu }
1359d86e48eSNobuhiro Iwamatsu
env_get_location(enum env_operation op,int prio)13649aefe30SMarek Vasut enum env_location env_get_location(enum env_operation op, int prio)
13749aefe30SMarek Vasut {
13849aefe30SMarek Vasut const u32 load_magic = 0xb33fc0de;
1399d86e48eSNobuhiro Iwamatsu
14049aefe30SMarek Vasut /* Block environment access if loaded using JTAG */
14149aefe30SMarek Vasut if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
14249aefe30SMarek Vasut (op != ENVOP_INIT))
14349aefe30SMarek Vasut return ENVL_UNKNOWN;
14449aefe30SMarek Vasut
14549aefe30SMarek Vasut if (prio)
14649aefe30SMarek Vasut return ENVL_UNKNOWN;
14749aefe30SMarek Vasut
14849aefe30SMarek Vasut return ENVL_SPI_FLASH;
14949aefe30SMarek Vasut }
150