183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2d21f08baSMarek Vasut /*
3d21f08baSMarek Vasut * board/renesas/eagle/eagle.c
4d21f08baSMarek Vasut * This file is Eagle board support.
5d21f08baSMarek Vasut *
6d21f08baSMarek Vasut * Copyright (C) 2017 Marek Vasut <marek.vasut+renesas@gmail.com>
7d21f08baSMarek Vasut */
8d21f08baSMarek Vasut
9d21f08baSMarek Vasut #include <common.h>
10d21f08baSMarek Vasut #include <malloc.h>
11d21f08baSMarek Vasut #include <netdev.h>
12d21f08baSMarek Vasut #include <dm.h>
13d21f08baSMarek Vasut #include <dm/platform_data/serial_sh.h>
14d21f08baSMarek Vasut #include <asm/processor.h>
15d21f08baSMarek Vasut #include <asm/mach-types.h>
16d21f08baSMarek Vasut #include <asm/io.h>
17d21f08baSMarek Vasut #include <linux/errno.h>
18d21f08baSMarek Vasut #include <asm/arch/sys_proto.h>
19d21f08baSMarek Vasut #include <asm/gpio.h>
20d21f08baSMarek Vasut #include <asm/arch/gpio.h>
21d21f08baSMarek Vasut #include <asm/arch/rmobile.h>
22d21f08baSMarek Vasut #include <asm/arch/rcar-mstp.h>
23d21f08baSMarek Vasut #include <asm/arch/sh_sdhi.h>
24d21f08baSMarek Vasut #include <i2c.h>
25d21f08baSMarek Vasut #include <mmc.h>
26d21f08baSMarek Vasut
27d21f08baSMarek Vasut DECLARE_GLOBAL_DATA_PTR;
28d21f08baSMarek Vasut
29c267952cSMarek Vasut #define CPGWPR 0xE6150900
30d21f08baSMarek Vasut #define CPGWPCR 0xE6150904
31d21f08baSMarek Vasut
32d21f08baSMarek Vasut /* PLL */
33d21f08baSMarek Vasut #define PLL0CR 0xE61500D8
34d21f08baSMarek Vasut #define PLL0_STC_MASK 0x7F000000
35d21f08baSMarek Vasut #define PLL0_STC_OFFSET 24
36d21f08baSMarek Vasut
37d21f08baSMarek Vasut #define CLK2MHZ(clk) (clk / 1000 / 1000)
s_init(void)38d21f08baSMarek Vasut void s_init(void)
39d21f08baSMarek Vasut {
40d21f08baSMarek Vasut struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
41d21f08baSMarek Vasut struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
42d21f08baSMarek Vasut u32 stc;
43d21f08baSMarek Vasut
44d21f08baSMarek Vasut /* Watchdog init */
45d21f08baSMarek Vasut writel(0xA5A5A500, &rwdt->rwtcsra);
46d21f08baSMarek Vasut writel(0xA5A5A500, &swdt->swtcsra);
47d21f08baSMarek Vasut
48d21f08baSMarek Vasut /* CPU frequency setting. Set to 0.8GHz */
49d21f08baSMarek Vasut stc = ((800 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_OFFSET;
50d21f08baSMarek Vasut clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
51d21f08baSMarek Vasut }
52d21f08baSMarek Vasut
board_early_init_f(void)53d21f08baSMarek Vasut int board_early_init_f(void)
54d21f08baSMarek Vasut {
55c267952cSMarek Vasut /* Unlock CPG access */
56c267952cSMarek Vasut writel(0xA5A5FFFF, CPGWPR);
57c267952cSMarek Vasut writel(0x5A5A0000, CPGWPCR);
58d21f08baSMarek Vasut
59d21f08baSMarek Vasut return 0;
60d21f08baSMarek Vasut }
61d21f08baSMarek Vasut
board_init(void)62d21f08baSMarek Vasut int board_init(void)
63d21f08baSMarek Vasut {
64d21f08baSMarek Vasut /* adress of boot parameters */
65d21f08baSMarek Vasut gd->bd->bi_boot_params = CONFIG_SYS_TEXT_BASE + 0x50000;
66d21f08baSMarek Vasut
67d21f08baSMarek Vasut return 0;
68d21f08baSMarek Vasut }
69d21f08baSMarek Vasut
dram_init(void)70d21f08baSMarek Vasut int dram_init(void)
71d21f08baSMarek Vasut {
72*12308b12SSiva Durga Prasad Paladugu if (fdtdec_setup_mem_size_base() != 0)
73d21f08baSMarek Vasut return -EINVAL;
74d21f08baSMarek Vasut
75d21f08baSMarek Vasut return 0;
76d21f08baSMarek Vasut }
77d21f08baSMarek Vasut
dram_init_banksize(void)78d21f08baSMarek Vasut int dram_init_banksize(void)
79d21f08baSMarek Vasut {
80d21f08baSMarek Vasut fdtdec_setup_memory_banksize();
81d21f08baSMarek Vasut
82d21f08baSMarek Vasut return 0;
83d21f08baSMarek Vasut }
84d21f08baSMarek Vasut
85d21f08baSMarek Vasut #define RST_BASE 0xE6160000
86d21f08baSMarek Vasut #define RST_CA57RESCNT (RST_BASE + 0x40)
87d21f08baSMarek Vasut #define RST_CA53RESCNT (RST_BASE + 0x44)
88d21f08baSMarek Vasut #define RST_RSTOUTCR (RST_BASE + 0x58)
89d21f08baSMarek Vasut #define RST_CA57_CODE 0xA5A5000F
90d21f08baSMarek Vasut #define RST_CA53_CODE 0x5A5A000F
91d21f08baSMarek Vasut
reset_cpu(ulong addr)92d21f08baSMarek Vasut void reset_cpu(ulong addr)
93d21f08baSMarek Vasut {
94d21f08baSMarek Vasut unsigned long midr, cputype;
95d21f08baSMarek Vasut
96d21f08baSMarek Vasut asm volatile("mrs %0, midr_el1" : "=r" (midr));
97d21f08baSMarek Vasut cputype = (midr >> 4) & 0xfff;
98d21f08baSMarek Vasut
99d21f08baSMarek Vasut if (cputype == 0xd03)
100d21f08baSMarek Vasut writel(RST_CA53_CODE, RST_CA53RESCNT);
101d21f08baSMarek Vasut else if (cputype == 0xd07)
102d21f08baSMarek Vasut writel(RST_CA57_CODE, RST_CA57RESCNT);
103d21f08baSMarek Vasut else
104d21f08baSMarek Vasut hang();
105d21f08baSMarek Vasut }
106