xref: /openbmc/u-boot/board/renesas/draak/draak.c (revision 83c18d4101cc224ffee836376504ac855908ad6f)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
27387d4c2SMarek Vasut /*
37387d4c2SMarek Vasut  * board/renesas/draak/draak.c
47387d4c2SMarek Vasut  *     This file is Draak board support.
57387d4c2SMarek Vasut  *
67387d4c2SMarek Vasut  * Copyright (C) 2017 Marek Vasut <marek.vasut+renesas@gmail.com>
77387d4c2SMarek Vasut  */
87387d4c2SMarek Vasut 
97387d4c2SMarek Vasut #include <common.h>
107387d4c2SMarek Vasut #include <malloc.h>
117387d4c2SMarek Vasut #include <netdev.h>
127387d4c2SMarek Vasut #include <dm.h>
137387d4c2SMarek Vasut #include <dm/platform_data/serial_sh.h>
147387d4c2SMarek Vasut #include <asm/processor.h>
157387d4c2SMarek Vasut #include <asm/mach-types.h>
167387d4c2SMarek Vasut #include <asm/io.h>
177387d4c2SMarek Vasut #include <linux/errno.h>
187387d4c2SMarek Vasut #include <asm/arch/sys_proto.h>
197387d4c2SMarek Vasut #include <asm/gpio.h>
207387d4c2SMarek Vasut #include <asm/arch/gpio.h>
217387d4c2SMarek Vasut #include <asm/arch/rmobile.h>
227387d4c2SMarek Vasut #include <asm/arch/rcar-mstp.h>
237387d4c2SMarek Vasut #include <asm/arch/sh_sdhi.h>
247387d4c2SMarek Vasut #include <i2c.h>
257387d4c2SMarek Vasut #include <mmc.h>
267387d4c2SMarek Vasut 
277387d4c2SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
287387d4c2SMarek Vasut 
s_init(void)297387d4c2SMarek Vasut void s_init(void)
307387d4c2SMarek Vasut {
317387d4c2SMarek Vasut }
327387d4c2SMarek Vasut 
337387d4c2SMarek Vasut #define GSX_MSTP112		BIT(12)	/* 3DG */
347387d4c2SMarek Vasut #define SCIF2_MSTP310		BIT(10)	/* SCIF2 */
357387d4c2SMarek Vasut #define DVFS_MSTP926		BIT(26)
367387d4c2SMarek Vasut #define HSUSB_MSTP704		BIT(4)	/* HSUSB */
377387d4c2SMarek Vasut 
board_early_init_f(void)387387d4c2SMarek Vasut int board_early_init_f(void)
397387d4c2SMarek Vasut {
407387d4c2SMarek Vasut #if defined(CONFIG_SYS_I2C) && defined(CONFIG_SYS_I2C_SH)
417387d4c2SMarek Vasut 	/* DVFS for reset */
42*cf97b221SHiroyuki Yokoyama 	mstp_clrbits_le32(SMSTPCR9, SMSTPCR9, DVFS_MSTP926);
437387d4c2SMarek Vasut #endif
447387d4c2SMarek Vasut 	return 0;
457387d4c2SMarek Vasut }
467387d4c2SMarek Vasut 
477387d4c2SMarek Vasut /* HSUSB block registers */
487387d4c2SMarek Vasut #define HSUSB_REG_LPSTS			0xE6590102
497387d4c2SMarek Vasut #define HSUSB_REG_LPSTS_SUSPM_NORMAL	BIT(14)
507387d4c2SMarek Vasut #define HSUSB_REG_UGCTRL2		0xE6590184
517387d4c2SMarek Vasut #define HSUSB_REG_UGCTRL2_USB0SEL	0x30
527387d4c2SMarek Vasut #define HSUSB_REG_UGCTRL2_USB0SEL_EHCI	0x10
537387d4c2SMarek Vasut 
board_init(void)547387d4c2SMarek Vasut int board_init(void)
557387d4c2SMarek Vasut {
567387d4c2SMarek Vasut 	/* adress of boot parameters */
577387d4c2SMarek Vasut 	gd->bd->bi_boot_params = CONFIG_SYS_TEXT_BASE + 0x50000;
587387d4c2SMarek Vasut 
597387d4c2SMarek Vasut 	/* USB1 pull-up */
607387d4c2SMarek Vasut 	setbits_le32(PFC_PUEN6, PUEN_USB1_OVC | PUEN_USB1_PWEN);
617387d4c2SMarek Vasut 
627387d4c2SMarek Vasut 	/* Configure the HSUSB block */
63*cf97b221SHiroyuki Yokoyama 	mstp_clrbits_le32(SMSTPCR7, SMSTPCR7, HSUSB_MSTP704);
647387d4c2SMarek Vasut 	/* Choice USB0SEL */
657387d4c2SMarek Vasut 	clrsetbits_le32(HSUSB_REG_UGCTRL2, HSUSB_REG_UGCTRL2_USB0SEL,
667387d4c2SMarek Vasut 			HSUSB_REG_UGCTRL2_USB0SEL_EHCI);
677387d4c2SMarek Vasut 	/* low power status */
687387d4c2SMarek Vasut 	setbits_le16(HSUSB_REG_LPSTS, HSUSB_REG_LPSTS_SUSPM_NORMAL);
697387d4c2SMarek Vasut 
707387d4c2SMarek Vasut 	return 0;
717387d4c2SMarek Vasut }
727387d4c2SMarek Vasut 
dram_init(void)737387d4c2SMarek Vasut int dram_init(void)
747387d4c2SMarek Vasut {
7512308b12SSiva Durga Prasad Paladugu 	if (fdtdec_setup_mem_size_base() != 0)
767387d4c2SMarek Vasut 		return -EINVAL;
777387d4c2SMarek Vasut 
787387d4c2SMarek Vasut 	return 0;
797387d4c2SMarek Vasut }
807387d4c2SMarek Vasut 
dram_init_banksize(void)817387d4c2SMarek Vasut int dram_init_banksize(void)
827387d4c2SMarek Vasut {
837387d4c2SMarek Vasut 	fdtdec_setup_memory_banksize();
847387d4c2SMarek Vasut 
857387d4c2SMarek Vasut 	return 0;
867387d4c2SMarek Vasut }
877387d4c2SMarek Vasut 
887387d4c2SMarek Vasut #define RST_BASE	0xE6160000
897387d4c2SMarek Vasut #define RST_CA57RESCNT	(RST_BASE + 0x40)
907387d4c2SMarek Vasut #define RST_CA53RESCNT	(RST_BASE + 0x44)
917387d4c2SMarek Vasut #define RST_RSTOUTCR	(RST_BASE + 0x58)
927387d4c2SMarek Vasut #define RST_CA57_CODE	0xA5A5000F
937387d4c2SMarek Vasut #define RST_CA53_CODE	0x5A5A000F
947387d4c2SMarek Vasut 
reset_cpu(ulong addr)957387d4c2SMarek Vasut void reset_cpu(ulong addr)
967387d4c2SMarek Vasut {
977387d4c2SMarek Vasut 	unsigned long midr, cputype;
987387d4c2SMarek Vasut 
997387d4c2SMarek Vasut 	asm volatile("mrs %0, midr_el1" : "=r" (midr));
1007387d4c2SMarek Vasut 	cputype = (midr >> 4) & 0xfff;
1017387d4c2SMarek Vasut 
1027387d4c2SMarek Vasut 	if (cputype == 0xd03)
1037387d4c2SMarek Vasut 		writel(RST_CA53_CODE, RST_CA53RESCNT);
1047387d4c2SMarek Vasut 	else if (cputype == 0xd07)
1057387d4c2SMarek Vasut 		writel(RST_CA57_CODE, RST_CA57RESCNT);
1067387d4c2SMarek Vasut 	else
1077387d4c2SMarek Vasut 		hang();
1087387d4c2SMarek Vasut }
109