1f9727161SMarek Vasut /* 2f9727161SMarek Vasut * PPC-AG BG0900 Boot setup 3f9727161SMarek Vasut * 4f9727161SMarek Vasut * Copyright (C) 2013 Marek Vasut <marex@denx.de> 5f9727161SMarek Vasut * 6f9727161SMarek Vasut * SPDX-License-Identifier: GPL-2.0+ 7f9727161SMarek Vasut */ 8f9727161SMarek Vasut 9f9727161SMarek Vasut #include <common.h> 10f9727161SMarek Vasut #include <config.h> 11f9727161SMarek Vasut #include <asm/io.h> 12f9727161SMarek Vasut #include <asm/arch/iomux-mx28.h> 13f9727161SMarek Vasut #include <asm/arch/imx-regs.h> 14f9727161SMarek Vasut #include <asm/arch/sys_proto.h> 15f9727161SMarek Vasut 16f9727161SMarek Vasut #define MUX_CONFIG_GPMI (MXS_PAD_3V3 | MXS_PAD_4MA | MXS_PAD_NOPULL) 17f9727161SMarek Vasut #define MUX_CONFIG_ENET (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP) 18f9727161SMarek Vasut #define MUX_CONFIG_EMI (MXS_PAD_3V3 | MXS_PAD_12MA | MXS_PAD_NOPULL) 19f9727161SMarek Vasut #define MUX_CONFIG_SSP2 (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP) 20f9727161SMarek Vasut 21f9727161SMarek Vasut const iomux_cfg_t iomux_setup[] = { 22f9727161SMarek Vasut /* DUART */ 23f9727161SMarek Vasut MX28_PAD_PWM0__DUART_RX, 24f9727161SMarek Vasut MX28_PAD_PWM1__DUART_TX, 25f9727161SMarek Vasut 26f9727161SMarek Vasut /* GPMI NAND */ 27f9727161SMarek Vasut MX28_PAD_GPMI_D00__GPMI_D0 | MUX_CONFIG_GPMI, 28f9727161SMarek Vasut MX28_PAD_GPMI_D01__GPMI_D1 | MUX_CONFIG_GPMI, 29f9727161SMarek Vasut MX28_PAD_GPMI_D02__GPMI_D2 | MUX_CONFIG_GPMI, 30f9727161SMarek Vasut MX28_PAD_GPMI_D03__GPMI_D3 | MUX_CONFIG_GPMI, 31f9727161SMarek Vasut MX28_PAD_GPMI_D04__GPMI_D4 | MUX_CONFIG_GPMI, 32f9727161SMarek Vasut MX28_PAD_GPMI_D05__GPMI_D5 | MUX_CONFIG_GPMI, 33f9727161SMarek Vasut MX28_PAD_GPMI_D06__GPMI_D6 | MUX_CONFIG_GPMI, 34f9727161SMarek Vasut MX28_PAD_GPMI_D07__GPMI_D7 | MUX_CONFIG_GPMI, 35f9727161SMarek Vasut MX28_PAD_GPMI_CE0N__GPMI_CE0N | MUX_CONFIG_GPMI, 36f9727161SMarek Vasut MX28_PAD_GPMI_RDY0__GPMI_READY0 | MUX_CONFIG_GPMI, 37f9727161SMarek Vasut MX28_PAD_GPMI_RDN__GPMI_RDN | 38f9727161SMarek Vasut (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP), 39f9727161SMarek Vasut MX28_PAD_GPMI_WRN__GPMI_WRN | MUX_CONFIG_GPMI, 40f9727161SMarek Vasut MX28_PAD_GPMI_ALE__GPMI_ALE | MUX_CONFIG_GPMI, 41f9727161SMarek Vasut MX28_PAD_GPMI_CLE__GPMI_CLE | MUX_CONFIG_GPMI, 42f9727161SMarek Vasut MX28_PAD_GPMI_RESETN__GPMI_RESETN | MUX_CONFIG_GPMI, 43f9727161SMarek Vasut 44f9727161SMarek Vasut /* FEC0 */ 45f9727161SMarek Vasut MX28_PAD_ENET0_MDC__ENET0_MDC | MUX_CONFIG_ENET, 46f9727161SMarek Vasut MX28_PAD_ENET0_MDIO__ENET0_MDIO | MUX_CONFIG_ENET, 47f9727161SMarek Vasut MX28_PAD_ENET0_RX_EN__ENET0_RX_EN | MUX_CONFIG_ENET, 48f9727161SMarek Vasut MX28_PAD_ENET0_TX_EN__ENET0_TX_EN | MUX_CONFIG_ENET, 49f9727161SMarek Vasut MX28_PAD_ENET0_RXD0__ENET0_RXD0 | MUX_CONFIG_ENET, 50f9727161SMarek Vasut MX28_PAD_ENET0_RXD1__ENET0_RXD1 | MUX_CONFIG_ENET, 51f9727161SMarek Vasut MX28_PAD_ENET0_TXD0__ENET0_TXD0 | MUX_CONFIG_ENET, 52f9727161SMarek Vasut MX28_PAD_ENET0_TXD1__ENET0_TXD1 | MUX_CONFIG_ENET, 53f9727161SMarek Vasut MX28_PAD_ENET_CLK__CLKCTRL_ENET | MUX_CONFIG_ENET, 54f9727161SMarek Vasut 55f9727161SMarek Vasut /* FEC0 Reset */ 56f9727161SMarek Vasut MX28_PAD_ENET0_RX_CLK__GPIO_4_13 | 57f9727161SMarek Vasut (MXS_PAD_12MA | MXS_PAD_3V3 | MXS_PAD_PULLUP), 58f9727161SMarek Vasut 59f9727161SMarek Vasut /* EMI */ 60f9727161SMarek Vasut MX28_PAD_EMI_D00__EMI_DATA0 | MUX_CONFIG_EMI, 61f9727161SMarek Vasut MX28_PAD_EMI_D01__EMI_DATA1 | MUX_CONFIG_EMI, 62f9727161SMarek Vasut MX28_PAD_EMI_D02__EMI_DATA2 | MUX_CONFIG_EMI, 63f9727161SMarek Vasut MX28_PAD_EMI_D03__EMI_DATA3 | MUX_CONFIG_EMI, 64f9727161SMarek Vasut MX28_PAD_EMI_D04__EMI_DATA4 | MUX_CONFIG_EMI, 65f9727161SMarek Vasut MX28_PAD_EMI_D05__EMI_DATA5 | MUX_CONFIG_EMI, 66f9727161SMarek Vasut MX28_PAD_EMI_D06__EMI_DATA6 | MUX_CONFIG_EMI, 67f9727161SMarek Vasut MX28_PAD_EMI_D07__EMI_DATA7 | MUX_CONFIG_EMI, 68f9727161SMarek Vasut MX28_PAD_EMI_D08__EMI_DATA8 | MUX_CONFIG_EMI, 69f9727161SMarek Vasut MX28_PAD_EMI_D09__EMI_DATA9 | MUX_CONFIG_EMI, 70f9727161SMarek Vasut MX28_PAD_EMI_D10__EMI_DATA10 | MUX_CONFIG_EMI, 71f9727161SMarek Vasut MX28_PAD_EMI_D11__EMI_DATA11 | MUX_CONFIG_EMI, 72f9727161SMarek Vasut MX28_PAD_EMI_D12__EMI_DATA12 | MUX_CONFIG_EMI, 73f9727161SMarek Vasut MX28_PAD_EMI_D13__EMI_DATA13 | MUX_CONFIG_EMI, 74f9727161SMarek Vasut MX28_PAD_EMI_D14__EMI_DATA14 | MUX_CONFIG_EMI, 75f9727161SMarek Vasut MX28_PAD_EMI_D15__EMI_DATA15 | MUX_CONFIG_EMI, 76f9727161SMarek Vasut MX28_PAD_EMI_ODT0__EMI_ODT0 | MUX_CONFIG_EMI, 77f9727161SMarek Vasut MX28_PAD_EMI_DQM0__EMI_DQM0 | MUX_CONFIG_EMI, 78f9727161SMarek Vasut MX28_PAD_EMI_ODT1__EMI_ODT1 | MUX_CONFIG_EMI, 79f9727161SMarek Vasut MX28_PAD_EMI_DQM1__EMI_DQM1 | MUX_CONFIG_EMI, 80f9727161SMarek Vasut MX28_PAD_EMI_DDR_OPEN_FB__EMI_DDR_OPEN_FEEDBACK | MUX_CONFIG_EMI, 81f9727161SMarek Vasut MX28_PAD_EMI_CLK__EMI_CLK | MUX_CONFIG_EMI, 82f9727161SMarek Vasut MX28_PAD_EMI_DQS0__EMI_DQS0 | MUX_CONFIG_EMI, 83f9727161SMarek Vasut MX28_PAD_EMI_DQS1__EMI_DQS1 | MUX_CONFIG_EMI, 84f9727161SMarek Vasut MX28_PAD_EMI_DDR_OPEN__EMI_DDR_OPEN | MUX_CONFIG_EMI, 85f9727161SMarek Vasut 86f9727161SMarek Vasut MX28_PAD_EMI_A00__EMI_ADDR0 | MUX_CONFIG_EMI, 87f9727161SMarek Vasut MX28_PAD_EMI_A01__EMI_ADDR1 | MUX_CONFIG_EMI, 88f9727161SMarek Vasut MX28_PAD_EMI_A02__EMI_ADDR2 | MUX_CONFIG_EMI, 89f9727161SMarek Vasut MX28_PAD_EMI_A03__EMI_ADDR3 | MUX_CONFIG_EMI, 90f9727161SMarek Vasut MX28_PAD_EMI_A04__EMI_ADDR4 | MUX_CONFIG_EMI, 91f9727161SMarek Vasut MX28_PAD_EMI_A05__EMI_ADDR5 | MUX_CONFIG_EMI, 92f9727161SMarek Vasut MX28_PAD_EMI_A06__EMI_ADDR6 | MUX_CONFIG_EMI, 93f9727161SMarek Vasut MX28_PAD_EMI_A07__EMI_ADDR7 | MUX_CONFIG_EMI, 94f9727161SMarek Vasut MX28_PAD_EMI_A08__EMI_ADDR8 | MUX_CONFIG_EMI, 95f9727161SMarek Vasut MX28_PAD_EMI_A09__EMI_ADDR9 | MUX_CONFIG_EMI, 96f9727161SMarek Vasut MX28_PAD_EMI_A10__EMI_ADDR10 | MUX_CONFIG_EMI, 97f9727161SMarek Vasut MX28_PAD_EMI_A11__EMI_ADDR11 | MUX_CONFIG_EMI, 98f9727161SMarek Vasut MX28_PAD_EMI_A12__EMI_ADDR12 | MUX_CONFIG_EMI, 99f9727161SMarek Vasut MX28_PAD_EMI_A13__EMI_ADDR13 | MUX_CONFIG_EMI, 100f9727161SMarek Vasut MX28_PAD_EMI_A14__EMI_ADDR14 | MUX_CONFIG_EMI, 101f9727161SMarek Vasut MX28_PAD_EMI_BA0__EMI_BA0 | MUX_CONFIG_EMI, 102f9727161SMarek Vasut MX28_PAD_EMI_BA1__EMI_BA1 | MUX_CONFIG_EMI, 103f9727161SMarek Vasut MX28_PAD_EMI_BA2__EMI_BA2 | MUX_CONFIG_EMI, 104f9727161SMarek Vasut MX28_PAD_EMI_CASN__EMI_CASN | MUX_CONFIG_EMI, 105f9727161SMarek Vasut MX28_PAD_EMI_RASN__EMI_RASN | MUX_CONFIG_EMI, 106f9727161SMarek Vasut MX28_PAD_EMI_WEN__EMI_WEN | MUX_CONFIG_EMI, 107f9727161SMarek Vasut MX28_PAD_EMI_CE0N__EMI_CE0N | MUX_CONFIG_EMI, 108f9727161SMarek Vasut MX28_PAD_EMI_CE1N__EMI_CE1N | MUX_CONFIG_EMI, 109f9727161SMarek Vasut MX28_PAD_EMI_CKE__EMI_CKE | MUX_CONFIG_EMI, 110f9727161SMarek Vasut 111f9727161SMarek Vasut /* SPI2 (for SPI flash) */ 112f9727161SMarek Vasut MX28_PAD_SSP2_SCK__SSP2_SCK | MUX_CONFIG_SSP2, 113f9727161SMarek Vasut MX28_PAD_SSP2_MOSI__SSP2_CMD | MUX_CONFIG_SSP2, 114f9727161SMarek Vasut MX28_PAD_SSP2_MISO__SSP2_D0 | MUX_CONFIG_SSP2, 115f9727161SMarek Vasut MX28_PAD_SSP2_SS0__SSP2_D3 | 116f9727161SMarek Vasut (MXS_PAD_3V3 | MXS_PAD_8MA | MXS_PAD_PULLUP), 117f9727161SMarek Vasut }; 118f9727161SMarek Vasut 119f9727161SMarek Vasut void mxs_adjust_memory_params(uint32_t *dram_vals) 120f9727161SMarek Vasut { 121*465ac589SChristoph G. Baumann /* 122*465ac589SChristoph G. Baumann * DDR Controller Registers 123*465ac589SChristoph G. Baumann * Manufacturer: Winbond 124*465ac589SChristoph G. Baumann * Device Part Number: W972GG6JB-25I 125*465ac589SChristoph G. Baumann * Clock Freq.: 200MHz 126*465ac589SChristoph G. Baumann * Density: 2Gb 127*465ac589SChristoph G. Baumann * Chip Selects: 1 128*465ac589SChristoph G. Baumann * Number of Banks: 8 129*465ac589SChristoph G. Baumann * Row address: 14 130*465ac589SChristoph G. Baumann * Column address: 10 131*465ac589SChristoph G. Baumann */ 132*465ac589SChristoph G. Baumann 133*465ac589SChristoph G. Baumann dram_vals[0x74 / 4] = 0x0102010A; 134f9727161SMarek Vasut dram_vals[0x98 / 4] = 0x04005003; 135f9727161SMarek Vasut dram_vals[0x9c / 4] = 0x090000c8; 136f9727161SMarek Vasut 137f9727161SMarek Vasut dram_vals[0xa8 / 4] = 0x0036b009; 138f9727161SMarek Vasut dram_vals[0xac / 4] = 0x03270612; 139f9727161SMarek Vasut 140f9727161SMarek Vasut dram_vals[0xb0 / 4] = 0x02020202; 141f9727161SMarek Vasut dram_vals[0xb4 / 4] = 0x00c80029; 142f9727161SMarek Vasut 143f9727161SMarek Vasut dram_vals[0xc0 / 4] = 0x00011900; 144f9727161SMarek Vasut 145f9727161SMarek Vasut dram_vals[0x12c / 4] = 0x07400300; 146f9727161SMarek Vasut dram_vals[0x130 / 4] = 0x07400300; 147f9727161SMarek Vasut dram_vals[0x2c4 / 4] = 0x02030303; 148f9727161SMarek Vasut } 149f9727161SMarek Vasut 150f9727161SMarek Vasut void board_init_ll(const uint32_t arg, const uint32_t *resptr) 151f9727161SMarek Vasut { 152f9727161SMarek Vasut mxs_common_spl_init(arg, resptr, iomux_setup, ARRAY_SIZE(iomux_setup)); 153f9727161SMarek Vasut } 154