1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2bc8f8c26SIlya Yanok /*
3bc8f8c26SIlya Yanok * Copyright (C) 2007 Freescale Semiconductor, Inc.
4bc8f8c26SIlya Yanok * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5bc8f8c26SIlya Yanok *
6bc8f8c26SIlya Yanok * This files is mostly identical to the original from
7bc8f8c26SIlya Yanok * board/freescale/mpc8308rdb/sdram.c
8bc8f8c26SIlya Yanok */
9bc8f8c26SIlya Yanok
10bc8f8c26SIlya Yanok #include <common.h>
11bc8f8c26SIlya Yanok #include <mpc83xx.h>
12bc8f8c26SIlya Yanok
13bc8f8c26SIlya Yanok #include <asm/bitops.h>
14bc8f8c26SIlya Yanok #include <asm/io.h>
15bc8f8c26SIlya Yanok
16bc8f8c26SIlya Yanok #include <asm/processor.h>
17bc8f8c26SIlya Yanok
18bc8f8c26SIlya Yanok DECLARE_GLOBAL_DATA_PTR;
19bc8f8c26SIlya Yanok
20bc8f8c26SIlya Yanok /* Fixed sdram init -- doesn't use serial presence detect.
21bc8f8c26SIlya Yanok *
22bc8f8c26SIlya Yanok * This is useful for faster booting in configs where the RAM is unlikely
23bc8f8c26SIlya Yanok * to be changed, or for things like NAND booting where space is tight.
24bc8f8c26SIlya Yanok */
fixed_sdram(void)25bc8f8c26SIlya Yanok static long fixed_sdram(void)
26bc8f8c26SIlya Yanok {
27bc8f8c26SIlya Yanok immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
28bc8f8c26SIlya Yanok u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
29bc8f8c26SIlya Yanok u32 msize_log2 = __ilog2(msize);
30bc8f8c26SIlya Yanok
31bc8f8c26SIlya Yanok out_be32(&im->sysconf.ddrlaw[0].bar,
32bc8f8c26SIlya Yanok CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000);
33bc8f8c26SIlya Yanok out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
34bc8f8c26SIlya Yanok out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
35bc8f8c26SIlya Yanok
36bc8f8c26SIlya Yanok out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
37bc8f8c26SIlya Yanok out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
38bc8f8c26SIlya Yanok
39bc8f8c26SIlya Yanok /* Currently we use only one CS, so disable the other bank. */
40bc8f8c26SIlya Yanok out_be32(&im->ddr.cs_config[1], 0);
41bc8f8c26SIlya Yanok
42bc8f8c26SIlya Yanok out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
43bc8f8c26SIlya Yanok out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
44bc8f8c26SIlya Yanok out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
45bc8f8c26SIlya Yanok out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
46bc8f8c26SIlya Yanok out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
47bc8f8c26SIlya Yanok
48bc8f8c26SIlya Yanok out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
49bc8f8c26SIlya Yanok out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
50bc8f8c26SIlya Yanok out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
51bc8f8c26SIlya Yanok out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
52bc8f8c26SIlya Yanok
53bc8f8c26SIlya Yanok out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
54bc8f8c26SIlya Yanok sync();
55bc8f8c26SIlya Yanok
56bc8f8c26SIlya Yanok /* enable DDR controller */
57bc8f8c26SIlya Yanok setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
58bc8f8c26SIlya Yanok sync();
59bc8f8c26SIlya Yanok
60bc8f8c26SIlya Yanok return get_ram_size(CONFIG_SYS_DDR_SDRAM_BASE, msize);
61bc8f8c26SIlya Yanok }
62bc8f8c26SIlya Yanok
dram_init(void)63f1683aa7SSimon Glass int dram_init(void)
64bc8f8c26SIlya Yanok {
65bc8f8c26SIlya Yanok immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
66bc8f8c26SIlya Yanok u32 msize;
67bc8f8c26SIlya Yanok
68bc8f8c26SIlya Yanok if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
69bc8f8c26SIlya Yanok return -1;
70bc8f8c26SIlya Yanok
71bc8f8c26SIlya Yanok /* DDR SDRAM */
72bc8f8c26SIlya Yanok msize = fixed_sdram();
73bc8f8c26SIlya Yanok
74088454cdSSimon Glass /* set total bus SDRAM size(bytes) -- DDR */
75088454cdSSimon Glass gd->ram_size = msize;
76088454cdSSimon Glass
77088454cdSSimon Glass return 0;
78bc8f8c26SIlya Yanok }
79