1*62ddcf05SHeiko Schocher /* 2*62ddcf05SHeiko Schocher * Copyright (C) 2006 Freescale Semiconductor, Inc. 3*62ddcf05SHeiko Schocher * Dave Liu <daveliu@freescale.com> 4*62ddcf05SHeiko Schocher * 5*62ddcf05SHeiko Schocher * Copyright (C) 2007 Logic Product Development, Inc. 6*62ddcf05SHeiko Schocher * Peter Barada <peterb@logicpd.com> 7*62ddcf05SHeiko Schocher * 8*62ddcf05SHeiko Schocher * Copyright (C) 2007 MontaVista Software, Inc. 9*62ddcf05SHeiko Schocher * Anton Vorontsov <avorontsov@ru.mvista.com> 10*62ddcf05SHeiko Schocher * 11*62ddcf05SHeiko Schocher * (C) Copyright 2008 - 2010 12*62ddcf05SHeiko Schocher * Heiko Schocher, DENX Software Engineering, hs@denx.de. 13*62ddcf05SHeiko Schocher * 14*62ddcf05SHeiko Schocher * This program is free software; you can redistribute it and/or 15*62ddcf05SHeiko Schocher * modify it under the terms of the GNU General Public License as 16*62ddcf05SHeiko Schocher * published by the Free Software Foundation; either version 2 of 17*62ddcf05SHeiko Schocher * the License, or (at your option) any later version. 18*62ddcf05SHeiko Schocher */ 19*62ddcf05SHeiko Schocher 20*62ddcf05SHeiko Schocher #include <common.h> 21*62ddcf05SHeiko Schocher #include <ioports.h> 22*62ddcf05SHeiko Schocher #include <mpc83xx.h> 23*62ddcf05SHeiko Schocher #include <i2c.h> 24*62ddcf05SHeiko Schocher #include <miiphy.h> 25*62ddcf05SHeiko Schocher #include <asm/io.h> 26*62ddcf05SHeiko Schocher #include <asm/mmu.h> 27*62ddcf05SHeiko Schocher #include <asm/processor.h> 28*62ddcf05SHeiko Schocher #include <pci.h> 29*62ddcf05SHeiko Schocher #include <libfdt.h> 30*62ddcf05SHeiko Schocher 31*62ddcf05SHeiko Schocher #include "../common/common.h" 32*62ddcf05SHeiko Schocher 33*62ddcf05SHeiko Schocher const qe_iop_conf_t qe_iop_conf_tab[] = { 34*62ddcf05SHeiko Schocher /* port pin dir open_drain assign */ 35*62ddcf05SHeiko Schocher #if defined(CONFIG_KMETER1) 36*62ddcf05SHeiko Schocher /* MDIO */ 37*62ddcf05SHeiko Schocher {0, 1, 3, 0, 2}, /* MDIO */ 38*62ddcf05SHeiko Schocher {0, 2, 1, 0, 1}, /* MDC */ 39*62ddcf05SHeiko Schocher 40*62ddcf05SHeiko Schocher /* UCC4 - UEC */ 41*62ddcf05SHeiko Schocher {1, 14, 1, 0, 1}, /* TxD0 */ 42*62ddcf05SHeiko Schocher {1, 15, 1, 0, 1}, /* TxD1 */ 43*62ddcf05SHeiko Schocher {1, 20, 2, 0, 1}, /* RxD0 */ 44*62ddcf05SHeiko Schocher {1, 21, 2, 0, 1}, /* RxD1 */ 45*62ddcf05SHeiko Schocher {1, 18, 1, 0, 1}, /* TX_EN */ 46*62ddcf05SHeiko Schocher {1, 26, 2, 0, 1}, /* RX_DV */ 47*62ddcf05SHeiko Schocher {1, 27, 2, 0, 1}, /* RX_ER */ 48*62ddcf05SHeiko Schocher {1, 24, 2, 0, 1}, /* COL */ 49*62ddcf05SHeiko Schocher {1, 25, 2, 0, 1}, /* CRS */ 50*62ddcf05SHeiko Schocher {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */ 51*62ddcf05SHeiko Schocher {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */ 52*62ddcf05SHeiko Schocher 53*62ddcf05SHeiko Schocher /* DUART - UART2 */ 54*62ddcf05SHeiko Schocher {5, 0, 1, 0, 2}, /* UART2_SOUT */ 55*62ddcf05SHeiko Schocher {5, 2, 1, 0, 1}, /* UART2_RTS */ 56*62ddcf05SHeiko Schocher {5, 3, 2, 0, 2}, /* UART2_SIN */ 57*62ddcf05SHeiko Schocher {5, 1, 2, 0, 3}, /* UART2_CTS */ 58*62ddcf05SHeiko Schocher #else 59*62ddcf05SHeiko Schocher /* Local Bus */ 60*62ddcf05SHeiko Schocher {0, 16, 1, 0, 3}, /* LA00 */ 61*62ddcf05SHeiko Schocher {0, 17, 1, 0, 3}, /* LA01 */ 62*62ddcf05SHeiko Schocher {0, 18, 1, 0, 3}, /* LA02 */ 63*62ddcf05SHeiko Schocher {0, 19, 1, 0, 3}, /* LA03 */ 64*62ddcf05SHeiko Schocher {0, 20, 1, 0, 3}, /* LA04 */ 65*62ddcf05SHeiko Schocher {0, 21, 1, 0, 3}, /* LA05 */ 66*62ddcf05SHeiko Schocher {0, 22, 1, 0, 3}, /* LA06 */ 67*62ddcf05SHeiko Schocher {0, 23, 1, 0, 3}, /* LA07 */ 68*62ddcf05SHeiko Schocher {0, 24, 1, 0, 3}, /* LA08 */ 69*62ddcf05SHeiko Schocher {0, 25, 1, 0, 3}, /* LA09 */ 70*62ddcf05SHeiko Schocher {0, 26, 1, 0, 3}, /* LA10 */ 71*62ddcf05SHeiko Schocher {0, 27, 1, 0, 3}, /* LA11 */ 72*62ddcf05SHeiko Schocher {0, 28, 1, 0, 3}, /* LA12 */ 73*62ddcf05SHeiko Schocher {0, 29, 1, 0, 3}, /* LA13 */ 74*62ddcf05SHeiko Schocher {0, 30, 1, 0, 3}, /* LA14 */ 75*62ddcf05SHeiko Schocher {0, 31, 1, 0, 3}, /* LA15 */ 76*62ddcf05SHeiko Schocher 77*62ddcf05SHeiko Schocher /* MDIO */ 78*62ddcf05SHeiko Schocher {3, 4, 3, 0, 2}, /* MDIO */ 79*62ddcf05SHeiko Schocher {3, 5, 1, 0, 2}, /* MDC */ 80*62ddcf05SHeiko Schocher 81*62ddcf05SHeiko Schocher /* UCC4 - UEC */ 82*62ddcf05SHeiko Schocher {1, 18, 1, 0, 1}, /* TxD0 */ 83*62ddcf05SHeiko Schocher {1, 19, 1, 0, 1}, /* TxD1 */ 84*62ddcf05SHeiko Schocher {1, 22, 2, 0, 1}, /* RxD0 */ 85*62ddcf05SHeiko Schocher {1, 23, 2, 0, 1}, /* RxD1 */ 86*62ddcf05SHeiko Schocher {1, 26, 2, 0, 1}, /* RxER */ 87*62ddcf05SHeiko Schocher {1, 28, 2, 0, 1}, /* Rx_DV */ 88*62ddcf05SHeiko Schocher {1, 30, 1, 0, 1}, /* TxEN */ 89*62ddcf05SHeiko Schocher {1, 31, 2, 0, 1}, /* CRS */ 90*62ddcf05SHeiko Schocher {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */ 91*62ddcf05SHeiko Schocher #endif 92*62ddcf05SHeiko Schocher 93*62ddcf05SHeiko Schocher /* END of table */ 94*62ddcf05SHeiko Schocher {0, 0, 0, 0, QE_IOP_TAB_END}, 95*62ddcf05SHeiko Schocher }; 96*62ddcf05SHeiko Schocher 97*62ddcf05SHeiko Schocher static int board_init_i2c_busses(void) 98*62ddcf05SHeiko Schocher { 99*62ddcf05SHeiko Schocher I2C_MUX_DEVICE *dev = NULL; 100*62ddcf05SHeiko Schocher uchar *buf; 101*62ddcf05SHeiko Schocher 102*62ddcf05SHeiko Schocher /* Set up the Bus for the DTTs */ 103*62ddcf05SHeiko Schocher buf = (unsigned char *) getenv("dtt_bus"); 104*62ddcf05SHeiko Schocher if (buf != NULL) 105*62ddcf05SHeiko Schocher dev = i2c_mux_ident_muxstring(buf); 106*62ddcf05SHeiko Schocher if (dev == NULL) { 107*62ddcf05SHeiko Schocher printf("Error couldn't add Bus for DTT\n"); 108*62ddcf05SHeiko Schocher printf("please setup dtt_bus to where your\n"); 109*62ddcf05SHeiko Schocher printf("DTT is found.\n"); 110*62ddcf05SHeiko Schocher } 111*62ddcf05SHeiko Schocher return 0; 112*62ddcf05SHeiko Schocher } 113*62ddcf05SHeiko Schocher 114*62ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3) 115*62ddcf05SHeiko Schocher const uint upma_table[] = { 116*62ddcf05SHeiko Schocher 0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */ 117*62ddcf05SHeiko Schocher 0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */ 118*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */ 119*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */ 120*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */ 121*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */ 122*62ddcf05SHeiko Schocher 0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */ 123*62ddcf05SHeiko Schocher 0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */ 124*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */ 125*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */ 126*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */ 127*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */ 128*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */ 129*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */ 130*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */ 131*62ddcf05SHeiko Schocher 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01 /* Words 60 to 63 */ 132*62ddcf05SHeiko Schocher }; 133*62ddcf05SHeiko Schocher #endif 134*62ddcf05SHeiko Schocher 135*62ddcf05SHeiko Schocher int board_early_init_r(void) 136*62ddcf05SHeiko Schocher { 137*62ddcf05SHeiko Schocher struct km_bec_fpga *base = (struct km_bec_fpga *)CONFIG_SYS_PIGGY_BASE; 138*62ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3) 139*62ddcf05SHeiko Schocher immap_t *immap = (immap_t *) CONFIG_SYS_IMMR; 140*62ddcf05SHeiko Schocher fsl_lbc_t *lbc = &immap->im_lbc; 141*62ddcf05SHeiko Schocher u32 *mxmr = &lbc->mamr; 142*62ddcf05SHeiko Schocher #endif 143*62ddcf05SHeiko Schocher 144*62ddcf05SHeiko Schocher #if defined(CONFIG_MPC8360) 145*62ddcf05SHeiko Schocher unsigned short svid; 146*62ddcf05SHeiko Schocher /* 147*62ddcf05SHeiko Schocher * Because of errata in the UCCs, we have to write to the reserved 148*62ddcf05SHeiko Schocher * registers to slow the clocks down. 149*62ddcf05SHeiko Schocher */ 150*62ddcf05SHeiko Schocher svid = SVR_REV(mfspr(SVR)); 151*62ddcf05SHeiko Schocher switch (svid) { 152*62ddcf05SHeiko Schocher case 0x0020: 153*62ddcf05SHeiko Schocher /* 154*62ddcf05SHeiko Schocher * MPC8360ECE.pdf QE_ENET10 table 4: 155*62ddcf05SHeiko Schocher * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2) 156*62ddcf05SHeiko Schocher * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1) 157*62ddcf05SHeiko Schocher */ 158*62ddcf05SHeiko Schocher setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000); 159*62ddcf05SHeiko Schocher break; 160*62ddcf05SHeiko Schocher case 0x0021: 161*62ddcf05SHeiko Schocher /* 162*62ddcf05SHeiko Schocher * MPC8360ECE.pdf QE_ENET10 table 4: 163*62ddcf05SHeiko Schocher * IMMR + 0x14AC[24:27] = 1010 164*62ddcf05SHeiko Schocher */ 165*62ddcf05SHeiko Schocher clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac), 166*62ddcf05SHeiko Schocher 0x00000050, 0x000000a0); 167*62ddcf05SHeiko Schocher break; 168*62ddcf05SHeiko Schocher } 169*62ddcf05SHeiko Schocher #endif 170*62ddcf05SHeiko Schocher 171*62ddcf05SHeiko Schocher /* enable the PHY on the PIGGY */ 172*62ddcf05SHeiko Schocher setbits_8(&base->pgy_eth, 0x01); 173*62ddcf05SHeiko Schocher /* enable the Unit LED (green) */ 174*62ddcf05SHeiko Schocher setbits_8(&base->oprth, WRL_BOOT); 175*62ddcf05SHeiko Schocher 176*62ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3) 177*62ddcf05SHeiko Schocher /* configure UPMA for APP1 */ 178*62ddcf05SHeiko Schocher upmconfig(UPMA, (uint *) upma_table, 179*62ddcf05SHeiko Schocher sizeof(upma_table) / sizeof(uint)); 180*62ddcf05SHeiko Schocher out_be32(mxmr, CONFIG_SYS_MAMR); 181*62ddcf05SHeiko Schocher #endif 182*62ddcf05SHeiko Schocher return 0; 183*62ddcf05SHeiko Schocher } 184*62ddcf05SHeiko Schocher 185*62ddcf05SHeiko Schocher int misc_init_r(void) 186*62ddcf05SHeiko Schocher { 187*62ddcf05SHeiko Schocher /* add board specific i2c busses */ 188*62ddcf05SHeiko Schocher board_init_i2c_busses(); 189*62ddcf05SHeiko Schocher return 0; 190*62ddcf05SHeiko Schocher } 191*62ddcf05SHeiko Schocher 192*62ddcf05SHeiko Schocher int fixed_sdram(void) 193*62ddcf05SHeiko Schocher { 194*62ddcf05SHeiko Schocher immap_t *im = (immap_t *)CONFIG_SYS_IMMR; 195*62ddcf05SHeiko Schocher u32 msize = 0; 196*62ddcf05SHeiko Schocher u32 ddr_size; 197*62ddcf05SHeiko Schocher u32 ddr_size_log2; 198*62ddcf05SHeiko Schocher 199*62ddcf05SHeiko Schocher out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e)); 200*62ddcf05SHeiko Schocher out_be32(&im->ddr.csbnds[0].csbnds, CONFIG_SYS_DDR_CS0_BNDS); 201*62ddcf05SHeiko Schocher out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG); 202*62ddcf05SHeiko Schocher out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0); 203*62ddcf05SHeiko Schocher out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1); 204*62ddcf05SHeiko Schocher out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2); 205*62ddcf05SHeiko Schocher out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3); 206*62ddcf05SHeiko Schocher out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG); 207*62ddcf05SHeiko Schocher out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2); 208*62ddcf05SHeiko Schocher out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE); 209*62ddcf05SHeiko Schocher out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2); 210*62ddcf05SHeiko Schocher out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL); 211*62ddcf05SHeiko Schocher out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL); 212*62ddcf05SHeiko Schocher udelay(200); 213*62ddcf05SHeiko Schocher out_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN); 214*62ddcf05SHeiko Schocher 215*62ddcf05SHeiko Schocher msize = CONFIG_SYS_DDR_SIZE << 20; 216*62ddcf05SHeiko Schocher disable_addr_trans(); 217*62ddcf05SHeiko Schocher msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize); 218*62ddcf05SHeiko Schocher enable_addr_trans(); 219*62ddcf05SHeiko Schocher msize /= (1024 * 1024); 220*62ddcf05SHeiko Schocher if (CONFIG_SYS_DDR_SIZE != msize) { 221*62ddcf05SHeiko Schocher for (ddr_size = msize << 20, ddr_size_log2 = 0; 222*62ddcf05SHeiko Schocher (ddr_size > 1); 223*62ddcf05SHeiko Schocher ddr_size = ddr_size >> 1, ddr_size_log2++) 224*62ddcf05SHeiko Schocher if (ddr_size & 1) 225*62ddcf05SHeiko Schocher return -1; 226*62ddcf05SHeiko Schocher out_be32(&im->sysconf.ddrlaw[0].ar, 227*62ddcf05SHeiko Schocher (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE))); 228*62ddcf05SHeiko Schocher out_be32(&im->ddr.csbnds[0].csbnds, 229*62ddcf05SHeiko Schocher (((msize / 16) - 1) & 0xff)); 230*62ddcf05SHeiko Schocher } 231*62ddcf05SHeiko Schocher 232*62ddcf05SHeiko Schocher return msize; 233*62ddcf05SHeiko Schocher } 234*62ddcf05SHeiko Schocher 235*62ddcf05SHeiko Schocher phys_size_t initdram(int board_type) 236*62ddcf05SHeiko Schocher { 237*62ddcf05SHeiko Schocher immap_t *im = (immap_t *)CONFIG_SYS_IMMR; 238*62ddcf05SHeiko Schocher u32 msize = 0; 239*62ddcf05SHeiko Schocher 240*62ddcf05SHeiko Schocher if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im) 241*62ddcf05SHeiko Schocher return -1; 242*62ddcf05SHeiko Schocher 243*62ddcf05SHeiko Schocher out_be32(&im->sysconf.ddrlaw[0].bar, 244*62ddcf05SHeiko Schocher CONFIG_SYS_DDR_BASE & LAWBAR_BAR); 245*62ddcf05SHeiko Schocher msize = fixed_sdram(); 246*62ddcf05SHeiko Schocher 247*62ddcf05SHeiko Schocher #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 248*62ddcf05SHeiko Schocher /* 249*62ddcf05SHeiko Schocher * Initialize DDR ECC byte 250*62ddcf05SHeiko Schocher */ 251*62ddcf05SHeiko Schocher ddr_enable_ecc(msize * 1024 * 1024); 252*62ddcf05SHeiko Schocher #endif 253*62ddcf05SHeiko Schocher 254*62ddcf05SHeiko Schocher /* return total bus SDRAM size(bytes) -- DDR */ 255*62ddcf05SHeiko Schocher return msize * 1024 * 1024; 256*62ddcf05SHeiko Schocher } 257*62ddcf05SHeiko Schocher 258*62ddcf05SHeiko Schocher int checkboard(void) 259*62ddcf05SHeiko Schocher { 260*62ddcf05SHeiko Schocher puts("Board: Keymile " CONFIG_KM_BOARD_NAME); 261*62ddcf05SHeiko Schocher 262*62ddcf05SHeiko Schocher if (ethernet_present()) 263*62ddcf05SHeiko Schocher puts(" with PIGGY."); 264*62ddcf05SHeiko Schocher puts("\n"); 265*62ddcf05SHeiko Schocher return 0; 266*62ddcf05SHeiko Schocher } 267*62ddcf05SHeiko Schocher 268*62ddcf05SHeiko Schocher #if defined(CONFIG_OF_BOARD_SETUP) 269*62ddcf05SHeiko Schocher void ft_board_setup(void *blob, bd_t *bd) 270*62ddcf05SHeiko Schocher { 271*62ddcf05SHeiko Schocher ft_cpu_setup(blob, bd); 272*62ddcf05SHeiko Schocher } 273*62ddcf05SHeiko Schocher #endif 274*62ddcf05SHeiko Schocher 275*62ddcf05SHeiko Schocher #if defined(CONFIG_HUSH_INIT_VAR) 276*62ddcf05SHeiko Schocher int hush_init_var(void) 277*62ddcf05SHeiko Schocher { 278*62ddcf05SHeiko Schocher ivm_read_eeprom(); 279*62ddcf05SHeiko Schocher return 0; 280*62ddcf05SHeiko Schocher } 281*62ddcf05SHeiko Schocher #endif 282