xref: /openbmc/u-boot/board/keymile/km83xx/km83xx.c (revision 5bcd64cf5c5510365a14d11043033eb7b6144ead)
162ddcf05SHeiko Schocher /*
262ddcf05SHeiko Schocher  * Copyright (C) 2006 Freescale Semiconductor, Inc.
362ddcf05SHeiko Schocher  *                    Dave Liu <daveliu@freescale.com>
462ddcf05SHeiko Schocher  *
562ddcf05SHeiko Schocher  * Copyright (C) 2007 Logic Product Development, Inc.
662ddcf05SHeiko Schocher  *                    Peter Barada <peterb@logicpd.com>
762ddcf05SHeiko Schocher  *
862ddcf05SHeiko Schocher  * Copyright (C) 2007 MontaVista Software, Inc.
962ddcf05SHeiko Schocher  *                    Anton Vorontsov <avorontsov@ru.mvista.com>
1062ddcf05SHeiko Schocher  *
1162ddcf05SHeiko Schocher  * (C) Copyright 2008 - 2010
1262ddcf05SHeiko Schocher  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
1362ddcf05SHeiko Schocher  *
1462ddcf05SHeiko Schocher  * This program is free software; you can redistribute it and/or
1562ddcf05SHeiko Schocher  * modify it under the terms of the GNU General Public License as
1662ddcf05SHeiko Schocher  * published by the Free Software Foundation; either version 2 of
1762ddcf05SHeiko Schocher  * the License, or (at your option) any later version.
1862ddcf05SHeiko Schocher  */
1962ddcf05SHeiko Schocher 
2062ddcf05SHeiko Schocher #include <common.h>
2162ddcf05SHeiko Schocher #include <ioports.h>
2262ddcf05SHeiko Schocher #include <mpc83xx.h>
2362ddcf05SHeiko Schocher #include <i2c.h>
2462ddcf05SHeiko Schocher #include <miiphy.h>
2562ddcf05SHeiko Schocher #include <asm/io.h>
2662ddcf05SHeiko Schocher #include <asm/mmu.h>
2762ddcf05SHeiko Schocher #include <asm/processor.h>
2862ddcf05SHeiko Schocher #include <pci.h>
2962ddcf05SHeiko Schocher #include <libfdt.h>
3095209b66SThomas Herzmann #include <post.h>
3162ddcf05SHeiko Schocher 
3262ddcf05SHeiko Schocher #include "../common/common.h"
3362ddcf05SHeiko Schocher 
3462ddcf05SHeiko Schocher const qe_iop_conf_t qe_iop_conf_tab[] = {
3562ddcf05SHeiko Schocher 	/* port pin dir open_drain assign */
360f2b721cSHolger Brunck #if defined(CONFIG_MPC8360)
3762ddcf05SHeiko Schocher 	/* MDIO */
3862ddcf05SHeiko Schocher 	{0,  1, 3, 0, 2}, /* MDIO */
3962ddcf05SHeiko Schocher 	{0,  2, 1, 0, 1}, /* MDC */
4062ddcf05SHeiko Schocher 
4162ddcf05SHeiko Schocher 	/* UCC4 - UEC */
4262ddcf05SHeiko Schocher 	{1, 14, 1, 0, 1}, /* TxD0 */
4362ddcf05SHeiko Schocher 	{1, 15, 1, 0, 1}, /* TxD1 */
4462ddcf05SHeiko Schocher 	{1, 20, 2, 0, 1}, /* RxD0 */
4562ddcf05SHeiko Schocher 	{1, 21, 2, 0, 1}, /* RxD1 */
4662ddcf05SHeiko Schocher 	{1, 18, 1, 0, 1}, /* TX_EN */
4762ddcf05SHeiko Schocher 	{1, 26, 2, 0, 1}, /* RX_DV */
4862ddcf05SHeiko Schocher 	{1, 27, 2, 0, 1}, /* RX_ER */
4962ddcf05SHeiko Schocher 	{1, 24, 2, 0, 1}, /* COL */
5062ddcf05SHeiko Schocher 	{1, 25, 2, 0, 1}, /* CRS */
5162ddcf05SHeiko Schocher 	{2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
5262ddcf05SHeiko Schocher 	{2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
5362ddcf05SHeiko Schocher 
5462ddcf05SHeiko Schocher 	/* DUART - UART2 */
5562ddcf05SHeiko Schocher 	{5,  0, 1, 0, 2}, /* UART2_SOUT */
5662ddcf05SHeiko Schocher 	{5,  2, 1, 0, 1}, /* UART2_RTS */
5762ddcf05SHeiko Schocher 	{5,  3, 2, 0, 2}, /* UART2_SIN */
5862ddcf05SHeiko Schocher 	{5,  1, 2, 0, 3}, /* UART2_CTS */
596967840bSGerlando Falauto #elif !defined(CONFIG_MPC8309)
6062ddcf05SHeiko Schocher 	/* Local Bus */
6162ddcf05SHeiko Schocher 	{0, 16, 1, 0, 3}, /* LA00 */
6262ddcf05SHeiko Schocher 	{0, 17, 1, 0, 3}, /* LA01 */
6362ddcf05SHeiko Schocher 	{0, 18, 1, 0, 3}, /* LA02 */
6462ddcf05SHeiko Schocher 	{0, 19, 1, 0, 3}, /* LA03 */
6562ddcf05SHeiko Schocher 	{0, 20, 1, 0, 3}, /* LA04 */
6662ddcf05SHeiko Schocher 	{0, 21, 1, 0, 3}, /* LA05 */
6762ddcf05SHeiko Schocher 	{0, 22, 1, 0, 3}, /* LA06 */
6862ddcf05SHeiko Schocher 	{0, 23, 1, 0, 3}, /* LA07 */
6962ddcf05SHeiko Schocher 	{0, 24, 1, 0, 3}, /* LA08 */
7062ddcf05SHeiko Schocher 	{0, 25, 1, 0, 3}, /* LA09 */
7162ddcf05SHeiko Schocher 	{0, 26, 1, 0, 3}, /* LA10 */
7262ddcf05SHeiko Schocher 	{0, 27, 1, 0, 3}, /* LA11 */
7362ddcf05SHeiko Schocher 	{0, 28, 1, 0, 3}, /* LA12 */
7462ddcf05SHeiko Schocher 	{0, 29, 1, 0, 3}, /* LA13 */
7562ddcf05SHeiko Schocher 	{0, 30, 1, 0, 3}, /* LA14 */
7662ddcf05SHeiko Schocher 	{0, 31, 1, 0, 3}, /* LA15 */
7762ddcf05SHeiko Schocher 
7862ddcf05SHeiko Schocher 	/* MDIO */
7962ddcf05SHeiko Schocher 	{3,  4, 3, 0, 2}, /* MDIO */
8062ddcf05SHeiko Schocher 	{3,  5, 1, 0, 2}, /* MDC */
8162ddcf05SHeiko Schocher 
8262ddcf05SHeiko Schocher 	/* UCC4 - UEC */
8362ddcf05SHeiko Schocher 	{1, 18, 1, 0, 1}, /* TxD0 */
8462ddcf05SHeiko Schocher 	{1, 19, 1, 0, 1}, /* TxD1 */
8562ddcf05SHeiko Schocher 	{1, 22, 2, 0, 1}, /* RxD0 */
8662ddcf05SHeiko Schocher 	{1, 23, 2, 0, 1}, /* RxD1 */
8762ddcf05SHeiko Schocher 	{1, 26, 2, 0, 1}, /* RxER */
8862ddcf05SHeiko Schocher 	{1, 28, 2, 0, 1}, /* Rx_DV */
8962ddcf05SHeiko Schocher 	{1, 30, 1, 0, 1}, /* TxEN */
9062ddcf05SHeiko Schocher 	{1, 31, 2, 0, 1}, /* CRS */
9162ddcf05SHeiko Schocher 	{3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
9262ddcf05SHeiko Schocher #endif
9362ddcf05SHeiko Schocher 
9462ddcf05SHeiko Schocher 	/* END of table */
9562ddcf05SHeiko Schocher 	{0,  0, 0, 0, QE_IOP_TAB_END},
9662ddcf05SHeiko Schocher };
9762ddcf05SHeiko Schocher 
9862ddcf05SHeiko Schocher static int board_init_i2c_busses(void)
9962ddcf05SHeiko Schocher {
10062ddcf05SHeiko Schocher 	I2C_MUX_DEVICE *dev = NULL;
10162ddcf05SHeiko Schocher 	uchar	*buf;
10262ddcf05SHeiko Schocher 
10362ddcf05SHeiko Schocher 	/* Set up the Bus for the DTTs */
10462ddcf05SHeiko Schocher 	buf = (unsigned char *) getenv("dtt_bus");
10562ddcf05SHeiko Schocher 	if (buf != NULL)
10662ddcf05SHeiko Schocher 		dev = i2c_mux_ident_muxstring(buf);
10762ddcf05SHeiko Schocher 	if (dev == NULL) {
10862ddcf05SHeiko Schocher 		printf("Error couldn't add Bus for DTT\n");
10962ddcf05SHeiko Schocher 		printf("please setup dtt_bus to where your\n");
11062ddcf05SHeiko Schocher 		printf("DTT is found.\n");
11162ddcf05SHeiko Schocher 	}
11262ddcf05SHeiko Schocher 	return 0;
11362ddcf05SHeiko Schocher }
11462ddcf05SHeiko Schocher 
11562ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3)
11662ddcf05SHeiko Schocher const uint upma_table[] = {
11762ddcf05SHeiko Schocher 	0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
11862ddcf05SHeiko Schocher 	0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
11962ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
12062ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
12162ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
12262ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
12362ddcf05SHeiko Schocher 	0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
12462ddcf05SHeiko Schocher 	0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
12562ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
12662ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
12762ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
12862ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
12962ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
13062ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
13162ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
13262ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01  /* Words 60 to 63 */
13362ddcf05SHeiko Schocher };
13462ddcf05SHeiko Schocher #endif
13562ddcf05SHeiko Schocher 
1361eb95ebeSKarlheinz Jerg static int piggy_present(void)
1371eb95ebeSKarlheinz Jerg {
1381eb95ebeSKarlheinz Jerg 	struct km_bec_fpga __iomem *base =
1391eb95ebeSKarlheinz Jerg 		(struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
1401eb95ebeSKarlheinz Jerg 
1411eb95ebeSKarlheinz Jerg 	return in_8(&base->bprth) & PIGGY_PRESENT;
1421eb95ebeSKarlheinz Jerg }
1431eb95ebeSKarlheinz Jerg 
1441eb95ebeSKarlheinz Jerg #if defined(CONFIG_KMVECT1)
1451eb95ebeSKarlheinz Jerg int ethernet_present(void)
1461eb95ebeSKarlheinz Jerg {
1471eb95ebeSKarlheinz Jerg 	/* ethernet port connected to simple switch without piggy */
1481eb95ebeSKarlheinz Jerg 	return 1;
1491eb95ebeSKarlheinz Jerg }
1501eb95ebeSKarlheinz Jerg #else
1511eb95ebeSKarlheinz Jerg int ethernet_present(void)
1521eb95ebeSKarlheinz Jerg {
1531eb95ebeSKarlheinz Jerg 	return piggy_present();
1541eb95ebeSKarlheinz Jerg }
1551eb95ebeSKarlheinz Jerg #endif
1561eb95ebeSKarlheinz Jerg 
1571eb95ebeSKarlheinz Jerg 
15862ddcf05SHeiko Schocher int board_early_init_r(void)
15962ddcf05SHeiko Schocher {
1608ed74341SHeiko Schocher 	struct km_bec_fpga *base =
1618ed74341SHeiko Schocher 		(struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
16262ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3)
16362ddcf05SHeiko Schocher 	immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
16462ddcf05SHeiko Schocher 	fsl_lbc_t *lbc = &immap->im_lbc;
16562ddcf05SHeiko Schocher 	u32 *mxmr = &lbc->mamr;
16662ddcf05SHeiko Schocher #endif
16762ddcf05SHeiko Schocher 
16862ddcf05SHeiko Schocher #if defined(CONFIG_MPC8360)
16962ddcf05SHeiko Schocher 	unsigned short	svid;
17062ddcf05SHeiko Schocher 	/*
17162ddcf05SHeiko Schocher 	 * Because of errata in the UCCs, we have to write to the reserved
17262ddcf05SHeiko Schocher 	 * registers to slow the clocks down.
17362ddcf05SHeiko Schocher 	 */
17462ddcf05SHeiko Schocher 	svid =  SVR_REV(mfspr(SVR));
17562ddcf05SHeiko Schocher 	switch (svid) {
17662ddcf05SHeiko Schocher 	case 0x0020:
17762ddcf05SHeiko Schocher 		/*
17862ddcf05SHeiko Schocher 		 * MPC8360ECE.pdf QE_ENET10 table 4:
17962ddcf05SHeiko Schocher 		 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
18062ddcf05SHeiko Schocher 		 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
18162ddcf05SHeiko Schocher 		 */
18262ddcf05SHeiko Schocher 		setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
18362ddcf05SHeiko Schocher 		break;
18462ddcf05SHeiko Schocher 	case 0x0021:
18562ddcf05SHeiko Schocher 		/*
18662ddcf05SHeiko Schocher 		 * MPC8360ECE.pdf QE_ENET10 table 4:
18762ddcf05SHeiko Schocher 		 * IMMR + 0x14AC[24:27] = 1010
18862ddcf05SHeiko Schocher 		 */
18962ddcf05SHeiko Schocher 		clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
19062ddcf05SHeiko Schocher 			0x00000050, 0x000000a0);
19162ddcf05SHeiko Schocher 		break;
19262ddcf05SHeiko Schocher 	}
19362ddcf05SHeiko Schocher #endif
19462ddcf05SHeiko Schocher 
19562ddcf05SHeiko Schocher 	/* enable the PHY on the PIGGY */
19662ddcf05SHeiko Schocher 	setbits_8(&base->pgy_eth, 0x01);
19762ddcf05SHeiko Schocher 	/* enable the Unit LED (green) */
19862ddcf05SHeiko Schocher 	setbits_8(&base->oprth, WRL_BOOT);
1995758dd76SStefan Bigler 	/* enable Application Buffer */
2005758dd76SStefan Bigler 	setbits_8(&base->oprtl, OPRTL_XBUFENA);
20162ddcf05SHeiko Schocher 
20262ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3)
20362ddcf05SHeiko Schocher 	/* configure UPMA for APP1 */
20462ddcf05SHeiko Schocher 	upmconfig(UPMA, (uint *) upma_table,
20562ddcf05SHeiko Schocher 		sizeof(upma_table) / sizeof(uint));
20662ddcf05SHeiko Schocher 	out_be32(mxmr, CONFIG_SYS_MAMR);
20762ddcf05SHeiko Schocher #endif
20862ddcf05SHeiko Schocher 	return 0;
20962ddcf05SHeiko Schocher }
21062ddcf05SHeiko Schocher 
21162ddcf05SHeiko Schocher int misc_init_r(void)
21262ddcf05SHeiko Schocher {
21362ddcf05SHeiko Schocher 	/* add board specific i2c busses */
21462ddcf05SHeiko Schocher 	board_init_i2c_busses();
21562ddcf05SHeiko Schocher 	return 0;
21662ddcf05SHeiko Schocher }
21762ddcf05SHeiko Schocher 
218*5bcd64cfSKarlheinz Jerg #if defined(CONFIG_KMVECT1)
219*5bcd64cfSKarlheinz Jerg #include <mv88e6352.h>
220*5bcd64cfSKarlheinz Jerg /* Marvell MV88E6122 switch configuration */
221*5bcd64cfSKarlheinz Jerg static struct mv88e_sw_reg extsw_conf[] = {
222*5bcd64cfSKarlheinz Jerg 	/* port 1, FRONT_MDI, autoneg */
223*5bcd64cfSKarlheinz Jerg 	{ PORT(1), PORT_PHY, NO_SPEED_FOR },
224*5bcd64cfSKarlheinz Jerg 	{ PORT(1), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
225*5bcd64cfSKarlheinz Jerg 	{ PHY(1), PHY_1000_CTRL, NO_ADV },
226*5bcd64cfSKarlheinz Jerg 	{ PHY(1), PHY_SPEC_CTRL, AUTO_MDIX_EN },
227*5bcd64cfSKarlheinz Jerg 	{ PHY(1), PHY_CTRL, PHY_100_MBPS | AUTONEG_EN | AUTONEG_RST |
228*5bcd64cfSKarlheinz Jerg 		FULL_DUPLEX },
229*5bcd64cfSKarlheinz Jerg 	/* port 2, unused */
230*5bcd64cfSKarlheinz Jerg 	{ PORT(2), PORT_CTRL, PORT_DIS },
231*5bcd64cfSKarlheinz Jerg 	{ PHY(2), PHY_CTRL, PHY_PWR_DOWN },
232*5bcd64cfSKarlheinz Jerg 	{ PHY(2), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
233*5bcd64cfSKarlheinz Jerg 	/* port 3, BP_MII (CPU), PHY mode, 100BASE */
234*5bcd64cfSKarlheinz Jerg 	{ PORT(3), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
235*5bcd64cfSKarlheinz Jerg 	/* port 4, ESTAR to slot 11, SerDes, 1000BASE-X */
236*5bcd64cfSKarlheinz Jerg 	{ PORT(4), PORT_STATUS, NO_PHY_DETECT },
237*5bcd64cfSKarlheinz Jerg 	{ PORT(4), PORT_PHY, SPEED_1000_FOR },
238*5bcd64cfSKarlheinz Jerg 	{ PORT(4), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
239*5bcd64cfSKarlheinz Jerg 	/* port 5, ESTAR to slot 13, SerDes, 1000BASE-X */
240*5bcd64cfSKarlheinz Jerg 	{ PORT(5), PORT_STATUS, NO_PHY_DETECT },
241*5bcd64cfSKarlheinz Jerg 	{ PORT(5), PORT_PHY, SPEED_1000_FOR },
242*5bcd64cfSKarlheinz Jerg 	{ PORT(5), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
243*5bcd64cfSKarlheinz Jerg 	/*
244*5bcd64cfSKarlheinz Jerg 	 * Errata Fix: 1.9V Output from Internal 1.8V Regulator,
245*5bcd64cfSKarlheinz Jerg 	 * acc . MV-S300889-00D.pdf , clause 4.5
246*5bcd64cfSKarlheinz Jerg 	 */
247*5bcd64cfSKarlheinz Jerg 	{ PORT(5), 0x1A, 0xADB1 },
248*5bcd64cfSKarlheinz Jerg 	/* port 6, unused, this port has no phy */
249*5bcd64cfSKarlheinz Jerg 	{ PORT(6), PORT_CTRL, PORT_DIS },
250*5bcd64cfSKarlheinz Jerg };
251*5bcd64cfSKarlheinz Jerg #endif
252*5bcd64cfSKarlheinz Jerg 
253f1fef1d8SHeiko Schocher int last_stage_init(void)
254f1fef1d8SHeiko Schocher {
255*5bcd64cfSKarlheinz Jerg #if defined(CONFIG_KMVECT1)
256*5bcd64cfSKarlheinz Jerg 	struct km_bec_fpga __iomem *base =
257*5bcd64cfSKarlheinz Jerg 		(struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
258*5bcd64cfSKarlheinz Jerg 	u8 tmp_reg;
259*5bcd64cfSKarlheinz Jerg 
260*5bcd64cfSKarlheinz Jerg 	/* Release mv88e6122 from reset */
261*5bcd64cfSKarlheinz Jerg 	tmp_reg = in_8(&base->res1[0]) | 0x10; /* DIRECT3 register */
262*5bcd64cfSKarlheinz Jerg 	out_8(&base->res1[0], tmp_reg);	       /* GP28 as output */
263*5bcd64cfSKarlheinz Jerg 	tmp_reg = in_8(&base->gprt3) | 0x10;   /* GP28 to high */
264*5bcd64cfSKarlheinz Jerg 	out_8(&base->gprt3, tmp_reg);
265*5bcd64cfSKarlheinz Jerg 
266*5bcd64cfSKarlheinz Jerg 	/* configure MV88E6122 switch */
267*5bcd64cfSKarlheinz Jerg 	char *name = "UEC2";
268*5bcd64cfSKarlheinz Jerg 
269*5bcd64cfSKarlheinz Jerg 	if (miiphy_set_current_dev(name))
270*5bcd64cfSKarlheinz Jerg 		return 0;
271*5bcd64cfSKarlheinz Jerg 
272*5bcd64cfSKarlheinz Jerg 	mv88e_sw_program(name, CONFIG_KM_MVEXTSW_ADDR, extsw_conf,
273*5bcd64cfSKarlheinz Jerg 		ARRAY_SIZE(extsw_conf));
274*5bcd64cfSKarlheinz Jerg 
275*5bcd64cfSKarlheinz Jerg 	mv88e_sw_reset(name, CONFIG_KM_MVEXTSW_ADDR);
276*5bcd64cfSKarlheinz Jerg 
277*5bcd64cfSKarlheinz Jerg 	if (piggy_present()) {
278*5bcd64cfSKarlheinz Jerg 		setenv("ethact", "UEC2");
279*5bcd64cfSKarlheinz Jerg 		setenv("netdev", "eth1");
280*5bcd64cfSKarlheinz Jerg 		puts("using PIGGY for network boot\n");
281*5bcd64cfSKarlheinz Jerg 	} else {
282*5bcd64cfSKarlheinz Jerg 		setenv("netdev", "eth0");
283*5bcd64cfSKarlheinz Jerg 		puts("using frontport for network boot\n");
284*5bcd64cfSKarlheinz Jerg 	}
285*5bcd64cfSKarlheinz Jerg #endif
286*5bcd64cfSKarlheinz Jerg 
28713fff222SThomas Herzmann #if defined(CONFIG_KMCOGE5NE)
28813fff222SThomas Herzmann 	struct bfticu_iomap *base =
28913fff222SThomas Herzmann 		(struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
29013fff222SThomas Herzmann 	u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
29113fff222SThomas Herzmann 
29213fff222SThomas Herzmann 	if (dip_switch != 0) {
29313fff222SThomas Herzmann 		/* start bootloader */
29413fff222SThomas Herzmann 		puts("DIP:   Enabled\n");
29513fff222SThomas Herzmann 		setenv("actual_bank", "0");
29613fff222SThomas Herzmann 	}
29713fff222SThomas Herzmann #endif
298f1fef1d8SHeiko Schocher 	set_km_env();
299f1fef1d8SHeiko Schocher 	return 0;
300f1fef1d8SHeiko Schocher }
301f1fef1d8SHeiko Schocher 
30262ddcf05SHeiko Schocher int fixed_sdram(void)
30362ddcf05SHeiko Schocher {
30462ddcf05SHeiko Schocher 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
30562ddcf05SHeiko Schocher 	u32 msize = 0;
30662ddcf05SHeiko Schocher 	u32 ddr_size;
30762ddcf05SHeiko Schocher 	u32 ddr_size_log2;
30862ddcf05SHeiko Schocher 
30962ddcf05SHeiko Schocher 	out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
31043afc17fSChristian Herzig 	out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
31162ddcf05SHeiko Schocher 	out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
31262ddcf05SHeiko Schocher 	out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
31362ddcf05SHeiko Schocher 	out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
31462ddcf05SHeiko Schocher 	out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
31562ddcf05SHeiko Schocher 	out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
31662ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
31762ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
31862ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
31962ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
32062ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
32162ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
32262ddcf05SHeiko Schocher 	udelay(200);
32355449a0dSAndreas Huber 	setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
32462ddcf05SHeiko Schocher 
32562ddcf05SHeiko Schocher 	msize = CONFIG_SYS_DDR_SIZE << 20;
32662ddcf05SHeiko Schocher 	disable_addr_trans();
32762ddcf05SHeiko Schocher 	msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize);
32862ddcf05SHeiko Schocher 	enable_addr_trans();
32962ddcf05SHeiko Schocher 	msize /= (1024 * 1024);
33062ddcf05SHeiko Schocher 	if (CONFIG_SYS_DDR_SIZE != msize) {
33162ddcf05SHeiko Schocher 		for (ddr_size = msize << 20, ddr_size_log2 = 0;
33262ddcf05SHeiko Schocher 			(ddr_size > 1);
33362ddcf05SHeiko Schocher 			ddr_size = ddr_size >> 1, ddr_size_log2++)
33462ddcf05SHeiko Schocher 			if (ddr_size & 1)
33562ddcf05SHeiko Schocher 				return -1;
33662ddcf05SHeiko Schocher 		out_be32(&im->sysconf.ddrlaw[0].ar,
33762ddcf05SHeiko Schocher 			(LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
33862ddcf05SHeiko Schocher 		out_be32(&im->ddr.csbnds[0].csbnds,
33962ddcf05SHeiko Schocher 			(((msize / 16) - 1) & 0xff));
34062ddcf05SHeiko Schocher 	}
34162ddcf05SHeiko Schocher 
34262ddcf05SHeiko Schocher 	return msize;
34362ddcf05SHeiko Schocher }
34462ddcf05SHeiko Schocher 
34562ddcf05SHeiko Schocher phys_size_t initdram(int board_type)
34662ddcf05SHeiko Schocher {
34762ddcf05SHeiko Schocher 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
34862ddcf05SHeiko Schocher 	u32 msize = 0;
34962ddcf05SHeiko Schocher 
35062ddcf05SHeiko Schocher 	if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
35162ddcf05SHeiko Schocher 		return -1;
35262ddcf05SHeiko Schocher 
35362ddcf05SHeiko Schocher 	out_be32(&im->sysconf.ddrlaw[0].bar,
35462ddcf05SHeiko Schocher 		CONFIG_SYS_DDR_BASE & LAWBAR_BAR);
35562ddcf05SHeiko Schocher 	msize = fixed_sdram();
35662ddcf05SHeiko Schocher 
35762ddcf05SHeiko Schocher #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
35862ddcf05SHeiko Schocher 	/*
35962ddcf05SHeiko Schocher 	 * Initialize DDR ECC byte
36062ddcf05SHeiko Schocher 	 */
36162ddcf05SHeiko Schocher 	ddr_enable_ecc(msize * 1024 * 1024);
36262ddcf05SHeiko Schocher #endif
36362ddcf05SHeiko Schocher 
36462ddcf05SHeiko Schocher 	/* return total bus SDRAM size(bytes)  -- DDR */
36562ddcf05SHeiko Schocher 	return msize * 1024 * 1024;
36662ddcf05SHeiko Schocher }
36762ddcf05SHeiko Schocher 
36862ddcf05SHeiko Schocher int checkboard(void)
36962ddcf05SHeiko Schocher {
37062ddcf05SHeiko Schocher 	puts("Board: Keymile " CONFIG_KM_BOARD_NAME);
37162ddcf05SHeiko Schocher 
3721eb95ebeSKarlheinz Jerg 	if (piggy_present())
37362ddcf05SHeiko Schocher 		puts(" with PIGGY.");
37462ddcf05SHeiko Schocher 	puts("\n");
37562ddcf05SHeiko Schocher 	return 0;
37662ddcf05SHeiko Schocher }
37762ddcf05SHeiko Schocher 
37862ddcf05SHeiko Schocher #if defined(CONFIG_OF_BOARD_SETUP)
37962ddcf05SHeiko Schocher void ft_board_setup(void *blob, bd_t *bd)
38062ddcf05SHeiko Schocher {
38162ddcf05SHeiko Schocher 	ft_cpu_setup(blob, bd);
38262ddcf05SHeiko Schocher }
38362ddcf05SHeiko Schocher #endif
38462ddcf05SHeiko Schocher 
38562ddcf05SHeiko Schocher #if defined(CONFIG_HUSH_INIT_VAR)
38662ddcf05SHeiko Schocher int hush_init_var(void)
38762ddcf05SHeiko Schocher {
38862ddcf05SHeiko Schocher 	ivm_read_eeprom();
38962ddcf05SHeiko Schocher 	return 0;
39062ddcf05SHeiko Schocher }
39162ddcf05SHeiko Schocher #endif
39295209b66SThomas Herzmann 
39395209b66SThomas Herzmann #if defined(CONFIG_POST)
39495209b66SThomas Herzmann int post_hotkeys_pressed(void)
39595209b66SThomas Herzmann {
39695209b66SThomas Herzmann 	int testpin = 0;
39795209b66SThomas Herzmann 	struct km_bec_fpga *base =
39895209b66SThomas Herzmann 		(struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
39995209b66SThomas Herzmann 	int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
40095209b66SThomas Herzmann 	testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
40195209b66SThomas Herzmann 	debug("post_hotkeys_pressed: %d\n", !testpin);
40295209b66SThomas Herzmann 	return testpin;
40395209b66SThomas Herzmann }
40495209b66SThomas Herzmann 
40595209b66SThomas Herzmann ulong post_word_load(void)
40695209b66SThomas Herzmann {
40795209b66SThomas Herzmann 	void* addr = (ulong *) (CPM_POST_WORD_ADDR);
40895209b66SThomas Herzmann 	debug("post_word_load 0x%08lX:  0x%08X\n", (ulong)addr, in_le32(addr));
40995209b66SThomas Herzmann 	return in_le32(addr);
41095209b66SThomas Herzmann 
41195209b66SThomas Herzmann }
41295209b66SThomas Herzmann void post_word_store(ulong value)
41395209b66SThomas Herzmann {
41495209b66SThomas Herzmann 	void* addr = (ulong *) (CPM_POST_WORD_ADDR);
41595209b66SThomas Herzmann 	debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
41695209b66SThomas Herzmann 	out_le32(addr, value);
41795209b66SThomas Herzmann }
41895209b66SThomas Herzmann 
41995209b66SThomas Herzmann int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
42095209b66SThomas Herzmann {
42195209b66SThomas Herzmann 	*vstart = CONFIG_SYS_MEMTEST_START;
42295209b66SThomas Herzmann 	*size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
42395209b66SThomas Herzmann 	debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
42495209b66SThomas Herzmann 
42595209b66SThomas Herzmann 	return 0;
42695209b66SThomas Herzmann }
42795209b66SThomas Herzmann #endif
428