xref: /openbmc/u-boot/board/keymile/km83xx/km83xx.c (revision 13fff2229178ab3d7f8d6b8fda37873c7a8cb1eb)
162ddcf05SHeiko Schocher /*
262ddcf05SHeiko Schocher  * Copyright (C) 2006 Freescale Semiconductor, Inc.
362ddcf05SHeiko Schocher  *                    Dave Liu <daveliu@freescale.com>
462ddcf05SHeiko Schocher  *
562ddcf05SHeiko Schocher  * Copyright (C) 2007 Logic Product Development, Inc.
662ddcf05SHeiko Schocher  *                    Peter Barada <peterb@logicpd.com>
762ddcf05SHeiko Schocher  *
862ddcf05SHeiko Schocher  * Copyright (C) 2007 MontaVista Software, Inc.
962ddcf05SHeiko Schocher  *                    Anton Vorontsov <avorontsov@ru.mvista.com>
1062ddcf05SHeiko Schocher  *
1162ddcf05SHeiko Schocher  * (C) Copyright 2008 - 2010
1262ddcf05SHeiko Schocher  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
1362ddcf05SHeiko Schocher  *
1462ddcf05SHeiko Schocher  * This program is free software; you can redistribute it and/or
1562ddcf05SHeiko Schocher  * modify it under the terms of the GNU General Public License as
1662ddcf05SHeiko Schocher  * published by the Free Software Foundation; either version 2 of
1762ddcf05SHeiko Schocher  * the License, or (at your option) any later version.
1862ddcf05SHeiko Schocher  */
1962ddcf05SHeiko Schocher 
2062ddcf05SHeiko Schocher #include <common.h>
2162ddcf05SHeiko Schocher #include <ioports.h>
2262ddcf05SHeiko Schocher #include <mpc83xx.h>
2362ddcf05SHeiko Schocher #include <i2c.h>
2462ddcf05SHeiko Schocher #include <miiphy.h>
2562ddcf05SHeiko Schocher #include <asm/io.h>
2662ddcf05SHeiko Schocher #include <asm/mmu.h>
2762ddcf05SHeiko Schocher #include <asm/processor.h>
2862ddcf05SHeiko Schocher #include <pci.h>
2962ddcf05SHeiko Schocher #include <libfdt.h>
3095209b66SThomas Herzmann #include <post.h>
3162ddcf05SHeiko Schocher 
3262ddcf05SHeiko Schocher #include "../common/common.h"
3362ddcf05SHeiko Schocher 
3462ddcf05SHeiko Schocher const qe_iop_conf_t qe_iop_conf_tab[] = {
3562ddcf05SHeiko Schocher 	/* port pin dir open_drain assign */
360f2b721cSHolger Brunck #if defined(CONFIG_MPC8360)
3762ddcf05SHeiko Schocher 	/* MDIO */
3862ddcf05SHeiko Schocher 	{0,  1, 3, 0, 2}, /* MDIO */
3962ddcf05SHeiko Schocher 	{0,  2, 1, 0, 1}, /* MDC */
4062ddcf05SHeiko Schocher 
4162ddcf05SHeiko Schocher 	/* UCC4 - UEC */
4262ddcf05SHeiko Schocher 	{1, 14, 1, 0, 1}, /* TxD0 */
4362ddcf05SHeiko Schocher 	{1, 15, 1, 0, 1}, /* TxD1 */
4462ddcf05SHeiko Schocher 	{1, 20, 2, 0, 1}, /* RxD0 */
4562ddcf05SHeiko Schocher 	{1, 21, 2, 0, 1}, /* RxD1 */
4662ddcf05SHeiko Schocher 	{1, 18, 1, 0, 1}, /* TX_EN */
4762ddcf05SHeiko Schocher 	{1, 26, 2, 0, 1}, /* RX_DV */
4862ddcf05SHeiko Schocher 	{1, 27, 2, 0, 1}, /* RX_ER */
4962ddcf05SHeiko Schocher 	{1, 24, 2, 0, 1}, /* COL */
5062ddcf05SHeiko Schocher 	{1, 25, 2, 0, 1}, /* CRS */
5162ddcf05SHeiko Schocher 	{2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
5262ddcf05SHeiko Schocher 	{2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
5362ddcf05SHeiko Schocher 
5462ddcf05SHeiko Schocher 	/* DUART - UART2 */
5562ddcf05SHeiko Schocher 	{5,  0, 1, 0, 2}, /* UART2_SOUT */
5662ddcf05SHeiko Schocher 	{5,  2, 1, 0, 1}, /* UART2_RTS */
5762ddcf05SHeiko Schocher 	{5,  3, 2, 0, 2}, /* UART2_SIN */
5862ddcf05SHeiko Schocher 	{5,  1, 2, 0, 3}, /* UART2_CTS */
5962ddcf05SHeiko Schocher #else
6062ddcf05SHeiko Schocher 	/* Local Bus */
6162ddcf05SHeiko Schocher 	{0, 16, 1, 0, 3}, /* LA00 */
6262ddcf05SHeiko Schocher 	{0, 17, 1, 0, 3}, /* LA01 */
6362ddcf05SHeiko Schocher 	{0, 18, 1, 0, 3}, /* LA02 */
6462ddcf05SHeiko Schocher 	{0, 19, 1, 0, 3}, /* LA03 */
6562ddcf05SHeiko Schocher 	{0, 20, 1, 0, 3}, /* LA04 */
6662ddcf05SHeiko Schocher 	{0, 21, 1, 0, 3}, /* LA05 */
6762ddcf05SHeiko Schocher 	{0, 22, 1, 0, 3}, /* LA06 */
6862ddcf05SHeiko Schocher 	{0, 23, 1, 0, 3}, /* LA07 */
6962ddcf05SHeiko Schocher 	{0, 24, 1, 0, 3}, /* LA08 */
7062ddcf05SHeiko Schocher 	{0, 25, 1, 0, 3}, /* LA09 */
7162ddcf05SHeiko Schocher 	{0, 26, 1, 0, 3}, /* LA10 */
7262ddcf05SHeiko Schocher 	{0, 27, 1, 0, 3}, /* LA11 */
7362ddcf05SHeiko Schocher 	{0, 28, 1, 0, 3}, /* LA12 */
7462ddcf05SHeiko Schocher 	{0, 29, 1, 0, 3}, /* LA13 */
7562ddcf05SHeiko Schocher 	{0, 30, 1, 0, 3}, /* LA14 */
7662ddcf05SHeiko Schocher 	{0, 31, 1, 0, 3}, /* LA15 */
7762ddcf05SHeiko Schocher 
7862ddcf05SHeiko Schocher 	/* MDIO */
7962ddcf05SHeiko Schocher 	{3,  4, 3, 0, 2}, /* MDIO */
8062ddcf05SHeiko Schocher 	{3,  5, 1, 0, 2}, /* MDC */
8162ddcf05SHeiko Schocher 
8262ddcf05SHeiko Schocher 	/* UCC4 - UEC */
8362ddcf05SHeiko Schocher 	{1, 18, 1, 0, 1}, /* TxD0 */
8462ddcf05SHeiko Schocher 	{1, 19, 1, 0, 1}, /* TxD1 */
8562ddcf05SHeiko Schocher 	{1, 22, 2, 0, 1}, /* RxD0 */
8662ddcf05SHeiko Schocher 	{1, 23, 2, 0, 1}, /* RxD1 */
8762ddcf05SHeiko Schocher 	{1, 26, 2, 0, 1}, /* RxER */
8862ddcf05SHeiko Schocher 	{1, 28, 2, 0, 1}, /* Rx_DV */
8962ddcf05SHeiko Schocher 	{1, 30, 1, 0, 1}, /* TxEN */
9062ddcf05SHeiko Schocher 	{1, 31, 2, 0, 1}, /* CRS */
9162ddcf05SHeiko Schocher 	{3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
9262ddcf05SHeiko Schocher #endif
9362ddcf05SHeiko Schocher 
9462ddcf05SHeiko Schocher 	/* END of table */
9562ddcf05SHeiko Schocher 	{0,  0, 0, 0, QE_IOP_TAB_END},
9662ddcf05SHeiko Schocher };
9762ddcf05SHeiko Schocher 
9862ddcf05SHeiko Schocher static int board_init_i2c_busses(void)
9962ddcf05SHeiko Schocher {
10062ddcf05SHeiko Schocher 	I2C_MUX_DEVICE *dev = NULL;
10162ddcf05SHeiko Schocher 	uchar	*buf;
10262ddcf05SHeiko Schocher 
10362ddcf05SHeiko Schocher 	/* Set up the Bus for the DTTs */
10462ddcf05SHeiko Schocher 	buf = (unsigned char *) getenv("dtt_bus");
10562ddcf05SHeiko Schocher 	if (buf != NULL)
10662ddcf05SHeiko Schocher 		dev = i2c_mux_ident_muxstring(buf);
10762ddcf05SHeiko Schocher 	if (dev == NULL) {
10862ddcf05SHeiko Schocher 		printf("Error couldn't add Bus for DTT\n");
10962ddcf05SHeiko Schocher 		printf("please setup dtt_bus to where your\n");
11062ddcf05SHeiko Schocher 		printf("DTT is found.\n");
11162ddcf05SHeiko Schocher 	}
11262ddcf05SHeiko Schocher 	return 0;
11362ddcf05SHeiko Schocher }
11462ddcf05SHeiko Schocher 
11562ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3)
11662ddcf05SHeiko Schocher const uint upma_table[] = {
11762ddcf05SHeiko Schocher 	0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
11862ddcf05SHeiko Schocher 	0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
11962ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
12062ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
12162ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
12262ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
12362ddcf05SHeiko Schocher 	0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
12462ddcf05SHeiko Schocher 	0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
12562ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
12662ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
12762ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
12862ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
12962ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
13062ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
13162ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
13262ddcf05SHeiko Schocher 	0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01  /* Words 60 to 63 */
13362ddcf05SHeiko Schocher };
13462ddcf05SHeiko Schocher #endif
13562ddcf05SHeiko Schocher 
13662ddcf05SHeiko Schocher int board_early_init_r(void)
13762ddcf05SHeiko Schocher {
1388ed74341SHeiko Schocher 	struct km_bec_fpga *base =
1398ed74341SHeiko Schocher 		(struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
14062ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3)
14162ddcf05SHeiko Schocher 	immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
14262ddcf05SHeiko Schocher 	fsl_lbc_t *lbc = &immap->im_lbc;
14362ddcf05SHeiko Schocher 	u32 *mxmr = &lbc->mamr;
14462ddcf05SHeiko Schocher #endif
14562ddcf05SHeiko Schocher 
14662ddcf05SHeiko Schocher #if defined(CONFIG_MPC8360)
14762ddcf05SHeiko Schocher 	unsigned short	svid;
14862ddcf05SHeiko Schocher 	/*
14962ddcf05SHeiko Schocher 	 * Because of errata in the UCCs, we have to write to the reserved
15062ddcf05SHeiko Schocher 	 * registers to slow the clocks down.
15162ddcf05SHeiko Schocher 	 */
15262ddcf05SHeiko Schocher 	svid =  SVR_REV(mfspr(SVR));
15362ddcf05SHeiko Schocher 	switch (svid) {
15462ddcf05SHeiko Schocher 	case 0x0020:
15562ddcf05SHeiko Schocher 		/*
15662ddcf05SHeiko Schocher 		 * MPC8360ECE.pdf QE_ENET10 table 4:
15762ddcf05SHeiko Schocher 		 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
15862ddcf05SHeiko Schocher 		 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
15962ddcf05SHeiko Schocher 		 */
16062ddcf05SHeiko Schocher 		setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
16162ddcf05SHeiko Schocher 		break;
16262ddcf05SHeiko Schocher 	case 0x0021:
16362ddcf05SHeiko Schocher 		/*
16462ddcf05SHeiko Schocher 		 * MPC8360ECE.pdf QE_ENET10 table 4:
16562ddcf05SHeiko Schocher 		 * IMMR + 0x14AC[24:27] = 1010
16662ddcf05SHeiko Schocher 		 */
16762ddcf05SHeiko Schocher 		clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
16862ddcf05SHeiko Schocher 			0x00000050, 0x000000a0);
16962ddcf05SHeiko Schocher 		break;
17062ddcf05SHeiko Schocher 	}
17162ddcf05SHeiko Schocher #endif
17262ddcf05SHeiko Schocher 
17362ddcf05SHeiko Schocher 	/* enable the PHY on the PIGGY */
17462ddcf05SHeiko Schocher 	setbits_8(&base->pgy_eth, 0x01);
17562ddcf05SHeiko Schocher 	/* enable the Unit LED (green) */
17662ddcf05SHeiko Schocher 	setbits_8(&base->oprth, WRL_BOOT);
1775758dd76SStefan Bigler 	/* enable Application Buffer */
1785758dd76SStefan Bigler 	setbits_8(&base->oprtl, OPRTL_XBUFENA);
17962ddcf05SHeiko Schocher 
18062ddcf05SHeiko Schocher #if defined(CONFIG_SUVD3)
18162ddcf05SHeiko Schocher 	/* configure UPMA for APP1 */
18262ddcf05SHeiko Schocher 	upmconfig(UPMA, (uint *) upma_table,
18362ddcf05SHeiko Schocher 		sizeof(upma_table) / sizeof(uint));
18462ddcf05SHeiko Schocher 	out_be32(mxmr, CONFIG_SYS_MAMR);
18562ddcf05SHeiko Schocher #endif
18662ddcf05SHeiko Schocher 	return 0;
18762ddcf05SHeiko Schocher }
18862ddcf05SHeiko Schocher 
18962ddcf05SHeiko Schocher int misc_init_r(void)
19062ddcf05SHeiko Schocher {
19162ddcf05SHeiko Schocher 	/* add board specific i2c busses */
19262ddcf05SHeiko Schocher 	board_init_i2c_busses();
19362ddcf05SHeiko Schocher 	return 0;
19462ddcf05SHeiko Schocher }
19562ddcf05SHeiko Schocher 
196f1fef1d8SHeiko Schocher int last_stage_init(void)
197f1fef1d8SHeiko Schocher {
198*13fff222SThomas Herzmann #if defined(CONFIG_KMCOGE5NE)
199*13fff222SThomas Herzmann 	struct bfticu_iomap *base =
200*13fff222SThomas Herzmann 		(struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
201*13fff222SThomas Herzmann 	u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
202*13fff222SThomas Herzmann 
203*13fff222SThomas Herzmann 	if (dip_switch != 0) {
204*13fff222SThomas Herzmann 		/* start bootloader */
205*13fff222SThomas Herzmann 		puts("DIP:   Enabled\n");
206*13fff222SThomas Herzmann 		setenv("actual_bank", "0");
207*13fff222SThomas Herzmann 	}
208*13fff222SThomas Herzmann #endif
209f1fef1d8SHeiko Schocher 	set_km_env();
210f1fef1d8SHeiko Schocher 	return 0;
211f1fef1d8SHeiko Schocher }
212f1fef1d8SHeiko Schocher 
21362ddcf05SHeiko Schocher int fixed_sdram(void)
21462ddcf05SHeiko Schocher {
21562ddcf05SHeiko Schocher 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
21662ddcf05SHeiko Schocher 	u32 msize = 0;
21762ddcf05SHeiko Schocher 	u32 ddr_size;
21862ddcf05SHeiko Schocher 	u32 ddr_size_log2;
21962ddcf05SHeiko Schocher 
22062ddcf05SHeiko Schocher 	out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
22143afc17fSChristian Herzig 	out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
22262ddcf05SHeiko Schocher 	out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
22362ddcf05SHeiko Schocher 	out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
22462ddcf05SHeiko Schocher 	out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
22562ddcf05SHeiko Schocher 	out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
22662ddcf05SHeiko Schocher 	out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
22762ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
22862ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
22962ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
23062ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
23162ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
23262ddcf05SHeiko Schocher 	out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
23362ddcf05SHeiko Schocher 	udelay(200);
23455449a0dSAndreas Huber 	setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
23562ddcf05SHeiko Schocher 
23662ddcf05SHeiko Schocher 	msize = CONFIG_SYS_DDR_SIZE << 20;
23762ddcf05SHeiko Schocher 	disable_addr_trans();
23862ddcf05SHeiko Schocher 	msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize);
23962ddcf05SHeiko Schocher 	enable_addr_trans();
24062ddcf05SHeiko Schocher 	msize /= (1024 * 1024);
24162ddcf05SHeiko Schocher 	if (CONFIG_SYS_DDR_SIZE != msize) {
24262ddcf05SHeiko Schocher 		for (ddr_size = msize << 20, ddr_size_log2 = 0;
24362ddcf05SHeiko Schocher 			(ddr_size > 1);
24462ddcf05SHeiko Schocher 			ddr_size = ddr_size >> 1, ddr_size_log2++)
24562ddcf05SHeiko Schocher 			if (ddr_size & 1)
24662ddcf05SHeiko Schocher 				return -1;
24762ddcf05SHeiko Schocher 		out_be32(&im->sysconf.ddrlaw[0].ar,
24862ddcf05SHeiko Schocher 			(LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
24962ddcf05SHeiko Schocher 		out_be32(&im->ddr.csbnds[0].csbnds,
25062ddcf05SHeiko Schocher 			(((msize / 16) - 1) & 0xff));
25162ddcf05SHeiko Schocher 	}
25262ddcf05SHeiko Schocher 
25362ddcf05SHeiko Schocher 	return msize;
25462ddcf05SHeiko Schocher }
25562ddcf05SHeiko Schocher 
25662ddcf05SHeiko Schocher phys_size_t initdram(int board_type)
25762ddcf05SHeiko Schocher {
25862ddcf05SHeiko Schocher 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
25962ddcf05SHeiko Schocher 	u32 msize = 0;
26062ddcf05SHeiko Schocher 
26162ddcf05SHeiko Schocher 	if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
26262ddcf05SHeiko Schocher 		return -1;
26362ddcf05SHeiko Schocher 
26462ddcf05SHeiko Schocher 	out_be32(&im->sysconf.ddrlaw[0].bar,
26562ddcf05SHeiko Schocher 		CONFIG_SYS_DDR_BASE & LAWBAR_BAR);
26662ddcf05SHeiko Schocher 	msize = fixed_sdram();
26762ddcf05SHeiko Schocher 
26862ddcf05SHeiko Schocher #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
26962ddcf05SHeiko Schocher 	/*
27062ddcf05SHeiko Schocher 	 * Initialize DDR ECC byte
27162ddcf05SHeiko Schocher 	 */
27262ddcf05SHeiko Schocher 	ddr_enable_ecc(msize * 1024 * 1024);
27362ddcf05SHeiko Schocher #endif
27462ddcf05SHeiko Schocher 
27562ddcf05SHeiko Schocher 	/* return total bus SDRAM size(bytes)  -- DDR */
27662ddcf05SHeiko Schocher 	return msize * 1024 * 1024;
27762ddcf05SHeiko Schocher }
27862ddcf05SHeiko Schocher 
27962ddcf05SHeiko Schocher int checkboard(void)
28062ddcf05SHeiko Schocher {
28162ddcf05SHeiko Schocher 	puts("Board: Keymile " CONFIG_KM_BOARD_NAME);
28262ddcf05SHeiko Schocher 
28362ddcf05SHeiko Schocher 	if (ethernet_present())
28462ddcf05SHeiko Schocher 		puts(" with PIGGY.");
28562ddcf05SHeiko Schocher 	puts("\n");
28662ddcf05SHeiko Schocher 	return 0;
28762ddcf05SHeiko Schocher }
28862ddcf05SHeiko Schocher 
28962ddcf05SHeiko Schocher #if defined(CONFIG_OF_BOARD_SETUP)
29062ddcf05SHeiko Schocher void ft_board_setup(void *blob, bd_t *bd)
29162ddcf05SHeiko Schocher {
29262ddcf05SHeiko Schocher 	ft_cpu_setup(blob, bd);
29362ddcf05SHeiko Schocher }
29462ddcf05SHeiko Schocher #endif
29562ddcf05SHeiko Schocher 
29662ddcf05SHeiko Schocher #if defined(CONFIG_HUSH_INIT_VAR)
29762ddcf05SHeiko Schocher int hush_init_var(void)
29862ddcf05SHeiko Schocher {
29962ddcf05SHeiko Schocher 	ivm_read_eeprom();
30062ddcf05SHeiko Schocher 	return 0;
30162ddcf05SHeiko Schocher }
30262ddcf05SHeiko Schocher #endif
30395209b66SThomas Herzmann 
30495209b66SThomas Herzmann #if defined(CONFIG_POST)
30595209b66SThomas Herzmann int post_hotkeys_pressed(void)
30695209b66SThomas Herzmann {
30795209b66SThomas Herzmann 	int testpin = 0;
30895209b66SThomas Herzmann 	struct km_bec_fpga *base =
30995209b66SThomas Herzmann 		(struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
31095209b66SThomas Herzmann 	int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
31195209b66SThomas Herzmann 	testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
31295209b66SThomas Herzmann 	debug("post_hotkeys_pressed: %d\n", !testpin);
31395209b66SThomas Herzmann 	return testpin;
31495209b66SThomas Herzmann }
31595209b66SThomas Herzmann 
31695209b66SThomas Herzmann ulong post_word_load(void)
31795209b66SThomas Herzmann {
31895209b66SThomas Herzmann 	void* addr = (ulong *) (CPM_POST_WORD_ADDR);
31995209b66SThomas Herzmann 	debug("post_word_load 0x%08lX:  0x%08X\n", (ulong)addr, in_le32(addr));
32095209b66SThomas Herzmann 	return in_le32(addr);
32195209b66SThomas Herzmann 
32295209b66SThomas Herzmann }
32395209b66SThomas Herzmann void post_word_store(ulong value)
32495209b66SThomas Herzmann {
32595209b66SThomas Herzmann 	void* addr = (ulong *) (CPM_POST_WORD_ADDR);
32695209b66SThomas Herzmann 	debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
32795209b66SThomas Herzmann 	out_le32(addr, value);
32895209b66SThomas Herzmann }
32995209b66SThomas Herzmann 
33095209b66SThomas Herzmann int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
33195209b66SThomas Herzmann {
33295209b66SThomas Herzmann 	*vstart = CONFIG_SYS_MEMTEST_START;
33395209b66SThomas Herzmann 	*size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
33495209b66SThomas Herzmann 	debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
33595209b66SThomas Herzmann 
33695209b66SThomas Herzmann 	return 0;
33795209b66SThomas Herzmann }
33895209b66SThomas Herzmann #endif
339