xref: /openbmc/u-boot/board/imgtec/malta/malta.c (revision 3ced12a06baaf90039fa171688d33358b15613d1)
17a9d109bSPaul Burton /*
27a9d109bSPaul Burton  * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
3baf37f06SPaul Burton  * Copyright (C) 2013 Imagination Technologies
47a9d109bSPaul Burton  *
57a9d109bSPaul Burton  * SPDX-License-Identifier:	GPL-2.0
67a9d109bSPaul Burton  */
77a9d109bSPaul Burton 
87a9d109bSPaul Burton #include <common.h>
97a9d109bSPaul Burton #include <netdev.h>
10baf37f06SPaul Burton #include <pci_gt64120.h>
11baf37f06SPaul Burton #include <pci_msc01.h>
12*3ced12a0SPaul Burton #include <rtc.h>
13baf37f06SPaul Burton #include <serial.h>
147a9d109bSPaul Burton 
157a9d109bSPaul Burton #include <asm/addrspace.h>
167a9d109bSPaul Burton #include <asm/io.h>
177a9d109bSPaul Burton #include <asm/malta.h>
187a9d109bSPaul Burton 
19a257f626SPaul Burton #include "superio.h"
20a257f626SPaul Burton 
21baf37f06SPaul Burton enum core_card {
22baf37f06SPaul Burton 	CORE_UNKNOWN,
23baf37f06SPaul Burton 	CORE_LV,
24baf37f06SPaul Burton 	CORE_FPGA6,
25baf37f06SPaul Burton };
26baf37f06SPaul Burton 
27baf37f06SPaul Burton enum sys_con {
28baf37f06SPaul Burton 	SYSCON_UNKNOWN,
29baf37f06SPaul Burton 	SYSCON_GT64120,
30baf37f06SPaul Burton 	SYSCON_MSC01,
31baf37f06SPaul Burton };
32baf37f06SPaul Burton 
33e0ada631SPaul Burton static void malta_lcd_puts(const char *str)
34e0ada631SPaul Burton {
35e0ada631SPaul Burton 	int i;
36e0ada631SPaul Burton 	void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0);
37e0ada631SPaul Burton 
38e0ada631SPaul Burton 	/* print up to 8 characters of the string */
39e0ada631SPaul Burton 	for (i = 0; i < min(strlen(str), 8); i++) {
40e0ada631SPaul Burton 		__raw_writel(str[i], reg);
41e0ada631SPaul Burton 		reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
42e0ada631SPaul Burton 	}
43e0ada631SPaul Burton 
44e0ada631SPaul Burton 	/* fill the rest of the display with spaces */
45e0ada631SPaul Burton 	for (; i < 8; i++) {
46e0ada631SPaul Burton 		__raw_writel(' ', reg);
47e0ada631SPaul Burton 		reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
48e0ada631SPaul Burton 	}
49e0ada631SPaul Burton }
50e0ada631SPaul Burton 
51baf37f06SPaul Burton static enum core_card malta_core_card(void)
52baf37f06SPaul Burton {
53baf37f06SPaul Burton 	u32 corid, rev;
54baf37f06SPaul Burton 
55baf37f06SPaul Burton 	rev = __raw_readl(CKSEG1ADDR(MALTA_REVISION));
56baf37f06SPaul Burton 	corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF;
57baf37f06SPaul Burton 
58baf37f06SPaul Burton 	switch (corid) {
59baf37f06SPaul Burton 	case MALTA_REVISION_CORID_CORE_LV:
60baf37f06SPaul Burton 		return CORE_LV;
61baf37f06SPaul Burton 
62baf37f06SPaul Burton 	case MALTA_REVISION_CORID_CORE_FPGA6:
63baf37f06SPaul Burton 		return CORE_FPGA6;
64baf37f06SPaul Burton 
65baf37f06SPaul Burton 	default:
66baf37f06SPaul Burton 		return CORE_UNKNOWN;
67baf37f06SPaul Burton 	}
68baf37f06SPaul Burton }
69baf37f06SPaul Burton 
70baf37f06SPaul Burton static enum sys_con malta_sys_con(void)
71baf37f06SPaul Burton {
72baf37f06SPaul Burton 	switch (malta_core_card()) {
73baf37f06SPaul Burton 	case CORE_LV:
74baf37f06SPaul Burton 		return SYSCON_GT64120;
75baf37f06SPaul Burton 
76baf37f06SPaul Burton 	case CORE_FPGA6:
77baf37f06SPaul Burton 		return SYSCON_MSC01;
78baf37f06SPaul Burton 
79baf37f06SPaul Burton 	default:
80baf37f06SPaul Burton 		return SYSCON_UNKNOWN;
81baf37f06SPaul Burton 	}
82baf37f06SPaul Burton }
83baf37f06SPaul Burton 
847a9d109bSPaul Burton phys_size_t initdram(int board_type)
857a9d109bSPaul Burton {
867a9d109bSPaul Burton 	return CONFIG_SYS_MEM_SIZE;
877a9d109bSPaul Burton }
887a9d109bSPaul Burton 
897a9d109bSPaul Burton int checkboard(void)
907a9d109bSPaul Burton {
91baf37f06SPaul Burton 	enum core_card core;
92baf37f06SPaul Burton 
93e0ada631SPaul Burton 	malta_lcd_puts("U-boot");
94baf37f06SPaul Burton 	puts("Board: MIPS Malta");
95baf37f06SPaul Burton 
96baf37f06SPaul Burton 	core = malta_core_card();
97baf37f06SPaul Burton 	switch (core) {
98baf37f06SPaul Burton 	case CORE_LV:
99baf37f06SPaul Burton 		puts(" CoreLV");
100baf37f06SPaul Burton 		break;
101baf37f06SPaul Burton 
102baf37f06SPaul Burton 	case CORE_FPGA6:
103baf37f06SPaul Burton 		puts(" CoreFPGA6");
104baf37f06SPaul Burton 		break;
105baf37f06SPaul Burton 
106baf37f06SPaul Burton 	default:
107baf37f06SPaul Burton 		puts(" CoreUnknown");
108baf37f06SPaul Burton 	}
109baf37f06SPaul Burton 
110baf37f06SPaul Burton 	putc('\n');
1117a9d109bSPaul Burton 	return 0;
1127a9d109bSPaul Burton }
1137a9d109bSPaul Burton 
1147a9d109bSPaul Burton int board_eth_init(bd_t *bis)
1157a9d109bSPaul Burton {
1167a9d109bSPaul Burton 	return pci_eth_init(bis);
1177a9d109bSPaul Burton }
1187a9d109bSPaul Burton 
1197a9d109bSPaul Burton void _machine_restart(void)
1207a9d109bSPaul Burton {
1217a9d109bSPaul Burton 	void __iomem *reset_base;
1227a9d109bSPaul Burton 
1237a9d109bSPaul Burton 	reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE);
1247a9d109bSPaul Burton 	__raw_writel(GORESET, reset_base);
1257a9d109bSPaul Burton }
1267a9d109bSPaul Burton 
127a257f626SPaul Burton int board_early_init_f(void)
128a257f626SPaul Burton {
129baf37f06SPaul Burton 	void *io_base;
130baf37f06SPaul Burton 
131baf37f06SPaul Burton 	/* choose correct PCI I/O base */
132baf37f06SPaul Burton 	switch (malta_sys_con()) {
133baf37f06SPaul Burton 	case SYSCON_GT64120:
134baf37f06SPaul Burton 		io_base = (void *)CKSEG1ADDR(MALTA_GT_PCIIO_BASE);
135baf37f06SPaul Burton 		break;
136baf37f06SPaul Burton 
137baf37f06SPaul Burton 	case SYSCON_MSC01:
138baf37f06SPaul Burton 		io_base = (void *)CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE);
139baf37f06SPaul Burton 		break;
140baf37f06SPaul Burton 
141baf37f06SPaul Burton 	default:
142baf37f06SPaul Burton 		return -1;
143baf37f06SPaul Burton 	}
144baf37f06SPaul Burton 
145a257f626SPaul Burton 	/* setup FDC37M817 super I/O controller */
146baf37f06SPaul Burton 	malta_superio_init(io_base);
147a257f626SPaul Burton 
148a257f626SPaul Burton 	return 0;
149a257f626SPaul Burton }
150a257f626SPaul Burton 
151*3ced12a0SPaul Burton int misc_init_r(void)
152*3ced12a0SPaul Burton {
153*3ced12a0SPaul Burton 	rtc_reset();
154*3ced12a0SPaul Burton 
155*3ced12a0SPaul Burton 	return 0;
156*3ced12a0SPaul Burton }
157*3ced12a0SPaul Burton 
158baf37f06SPaul Burton struct serial_device *default_serial_console(void)
159baf37f06SPaul Burton {
160baf37f06SPaul Burton 	switch (malta_sys_con()) {
161baf37f06SPaul Burton 	case SYSCON_GT64120:
162baf37f06SPaul Burton 		return &eserial1_device;
163baf37f06SPaul Burton 
164baf37f06SPaul Burton 	default:
165baf37f06SPaul Burton 	case SYSCON_MSC01:
166baf37f06SPaul Burton 		return &eserial2_device;
167baf37f06SPaul Burton 	}
168baf37f06SPaul Burton }
169baf37f06SPaul Burton 
1707a9d109bSPaul Burton void pci_init_board(void)
1717a9d109bSPaul Burton {
172baf37f06SPaul Burton 	switch (malta_sys_con()) {
173baf37f06SPaul Burton 	case SYSCON_GT64120:
174baf37f06SPaul Burton 		set_io_port_base(CKSEG1ADDR(MALTA_GT_PCIIO_BASE));
1757a9d109bSPaul Burton 
1767a9d109bSPaul Burton 		gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE),
1777a9d109bSPaul Burton 				 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
1787a9d109bSPaul Burton 				 0x10000000, 0x10000000, 128 * 1024 * 1024,
1797a9d109bSPaul Burton 				 0x00000000, 0x00000000, 0x20000);
180baf37f06SPaul Burton 		break;
181baf37f06SPaul Burton 
182baf37f06SPaul Burton 	default:
183baf37f06SPaul Burton 	case SYSCON_MSC01:
184baf37f06SPaul Burton 		set_io_port_base(CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE));
185baf37f06SPaul Burton 
186baf37f06SPaul Burton 		msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE),
187baf37f06SPaul Burton 			       0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
188baf37f06SPaul Burton 			       MALTA_MSC01_PCIMEM_MAP,
189baf37f06SPaul Burton 			       CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE),
190baf37f06SPaul Burton 			       MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP,
191baf37f06SPaul Burton 			       0x00000000, MALTA_MSC01_PCIIO_SIZE);
192baf37f06SPaul Burton 		break;
193baf37f06SPaul Burton 	}
1947a9d109bSPaul Burton }
195