17a9d109bSPaul Burton /* 27a9d109bSPaul Burton * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org> 3baf37f06SPaul Burton * Copyright (C) 2013 Imagination Technologies 47a9d109bSPaul Burton * 57a9d109bSPaul Burton * SPDX-License-Identifier: GPL-2.0 67a9d109bSPaul Burton */ 77a9d109bSPaul Burton 87a9d109bSPaul Burton #include <common.h> 9ba21a453SPaul Burton #include <ide.h> 107a9d109bSPaul Burton #include <netdev.h> 1181f98bbdSPaul Burton #include <pci.h> 12baf37f06SPaul Burton #include <pci_gt64120.h> 13baf37f06SPaul Burton #include <pci_msc01.h> 143ced12a0SPaul Burton #include <rtc.h> 157a9d109bSPaul Burton 167a9d109bSPaul Burton #include <asm/addrspace.h> 177a9d109bSPaul Burton #include <asm/io.h> 187a9d109bSPaul Burton #include <asm/malta.h> 197a9d109bSPaul Burton 20a257f626SPaul Burton #include "superio.h" 21a257f626SPaul Burton 22*088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR; 23*088454cdSSimon Glass 24baf37f06SPaul Burton enum core_card { 25baf37f06SPaul Burton CORE_UNKNOWN, 26baf37f06SPaul Burton CORE_LV, 27baf37f06SPaul Burton CORE_FPGA6, 28baf37f06SPaul Burton }; 29baf37f06SPaul Burton 30baf37f06SPaul Burton enum sys_con { 31baf37f06SPaul Burton SYSCON_UNKNOWN, 32baf37f06SPaul Burton SYSCON_GT64120, 33baf37f06SPaul Burton SYSCON_MSC01, 34baf37f06SPaul Burton }; 35baf37f06SPaul Burton 36e0ada631SPaul Burton static void malta_lcd_puts(const char *str) 37e0ada631SPaul Burton { 38e0ada631SPaul Burton int i; 39e0ada631SPaul Burton void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0); 40e0ada631SPaul Burton 41e0ada631SPaul Burton /* print up to 8 characters of the string */ 42b4141195SMasahiro Yamada for (i = 0; i < min((int)strlen(str), 8); i++) { 43e0ada631SPaul Burton __raw_writel(str[i], reg); 44e0ada631SPaul Burton reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0; 45e0ada631SPaul Burton } 46e0ada631SPaul Burton 47e0ada631SPaul Burton /* fill the rest of the display with spaces */ 48e0ada631SPaul Burton for (; i < 8; i++) { 49e0ada631SPaul Burton __raw_writel(' ', reg); 50e0ada631SPaul Burton reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0; 51e0ada631SPaul Burton } 52e0ada631SPaul Burton } 53e0ada631SPaul Burton 54baf37f06SPaul Burton static enum core_card malta_core_card(void) 55baf37f06SPaul Burton { 56baf37f06SPaul Burton u32 corid, rev; 578061cfc9SDaniel Schwierzeck const void *reg = (const void *)CKSEG1ADDR(MALTA_REVISION); 58baf37f06SPaul Burton 598061cfc9SDaniel Schwierzeck rev = __raw_readl(reg); 60baf37f06SPaul Burton corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF; 61baf37f06SPaul Burton 62baf37f06SPaul Burton switch (corid) { 63baf37f06SPaul Burton case MALTA_REVISION_CORID_CORE_LV: 64baf37f06SPaul Burton return CORE_LV; 65baf37f06SPaul Burton 66baf37f06SPaul Burton case MALTA_REVISION_CORID_CORE_FPGA6: 67baf37f06SPaul Burton return CORE_FPGA6; 68baf37f06SPaul Burton 69baf37f06SPaul Burton default: 70baf37f06SPaul Burton return CORE_UNKNOWN; 71baf37f06SPaul Burton } 72baf37f06SPaul Burton } 73baf37f06SPaul Burton 74baf37f06SPaul Burton static enum sys_con malta_sys_con(void) 75baf37f06SPaul Burton { 76baf37f06SPaul Burton switch (malta_core_card()) { 77baf37f06SPaul Burton case CORE_LV: 78baf37f06SPaul Burton return SYSCON_GT64120; 79baf37f06SPaul Burton 80baf37f06SPaul Burton case CORE_FPGA6: 81baf37f06SPaul Burton return SYSCON_MSC01; 82baf37f06SPaul Burton 83baf37f06SPaul Burton default: 84baf37f06SPaul Burton return SYSCON_UNKNOWN; 85baf37f06SPaul Burton } 86baf37f06SPaul Burton } 87baf37f06SPaul Burton 88*088454cdSSimon Glass int initdram(void) 897a9d109bSPaul Burton { 90*088454cdSSimon Glass gd->ram_size = CONFIG_SYS_MEM_SIZE; 91*088454cdSSimon Glass 92*088454cdSSimon Glass return 0; 937a9d109bSPaul Burton } 947a9d109bSPaul Burton 957a9d109bSPaul Burton int checkboard(void) 967a9d109bSPaul Burton { 97baf37f06SPaul Burton enum core_card core; 98baf37f06SPaul Burton 99a187559eSBin Meng malta_lcd_puts("U-Boot"); 100baf37f06SPaul Burton puts("Board: MIPS Malta"); 101baf37f06SPaul Burton 102baf37f06SPaul Burton core = malta_core_card(); 103baf37f06SPaul Burton switch (core) { 104baf37f06SPaul Burton case CORE_LV: 105baf37f06SPaul Burton puts(" CoreLV"); 106baf37f06SPaul Burton break; 107baf37f06SPaul Burton 108baf37f06SPaul Burton case CORE_FPGA6: 109baf37f06SPaul Burton puts(" CoreFPGA6"); 110baf37f06SPaul Burton break; 111baf37f06SPaul Burton 112baf37f06SPaul Burton default: 113baf37f06SPaul Burton puts(" CoreUnknown"); 114baf37f06SPaul Burton } 115baf37f06SPaul Burton 116baf37f06SPaul Burton putc('\n'); 1177a9d109bSPaul Burton return 0; 1187a9d109bSPaul Burton } 1197a9d109bSPaul Burton 1207a9d109bSPaul Burton int board_eth_init(bd_t *bis) 1217a9d109bSPaul Burton { 1227a9d109bSPaul Burton return pci_eth_init(bis); 1237a9d109bSPaul Burton } 1247a9d109bSPaul Burton 1257a9d109bSPaul Burton void _machine_restart(void) 1267a9d109bSPaul Burton { 1277a9d109bSPaul Burton void __iomem *reset_base; 1287a9d109bSPaul Burton 1297a9d109bSPaul Burton reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE); 1307a9d109bSPaul Burton __raw_writel(GORESET, reset_base); 13128c8c3d4SPaul Burton mdelay(1000); 1327a9d109bSPaul Burton } 1337a9d109bSPaul Burton 134a257f626SPaul Burton int board_early_init_f(void) 135a257f626SPaul Burton { 13691ec615eSPaul Burton ulong io_base; 137baf37f06SPaul Burton 138baf37f06SPaul Burton /* choose correct PCI I/O base */ 139baf37f06SPaul Burton switch (malta_sys_con()) { 140baf37f06SPaul Burton case SYSCON_GT64120: 14191ec615eSPaul Burton io_base = CKSEG1ADDR(MALTA_GT_PCIIO_BASE); 142baf37f06SPaul Burton break; 143baf37f06SPaul Burton 144baf37f06SPaul Burton case SYSCON_MSC01: 14591ec615eSPaul Burton io_base = CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE); 146baf37f06SPaul Burton break; 147baf37f06SPaul Burton 148baf37f06SPaul Burton default: 149baf37f06SPaul Burton return -1; 150baf37f06SPaul Burton } 151baf37f06SPaul Burton 15291ec615eSPaul Burton set_io_port_base(io_base); 15319a5ef60SPaul Burton 154a257f626SPaul Burton /* setup FDC37M817 super I/O controller */ 15591ec615eSPaul Burton malta_superio_init(); 156a257f626SPaul Burton 157a257f626SPaul Burton return 0; 158a257f626SPaul Burton } 159a257f626SPaul Burton 1603ced12a0SPaul Burton int misc_init_r(void) 1613ced12a0SPaul Burton { 1623ced12a0SPaul Burton rtc_reset(); 1633ced12a0SPaul Burton 1643ced12a0SPaul Burton return 0; 1653ced12a0SPaul Burton } 1663ced12a0SPaul Burton 1677a9d109bSPaul Burton void pci_init_board(void) 1687a9d109bSPaul Burton { 16981f98bbdSPaul Burton pci_dev_t bdf; 170bea12b78SPaul Burton u32 val32; 171bea12b78SPaul Burton u8 val8; 17281f98bbdSPaul Burton 173baf37f06SPaul Burton switch (malta_sys_con()) { 174baf37f06SPaul Burton case SYSCON_GT64120: 1757a9d109bSPaul Burton gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE), 1767a9d109bSPaul Burton 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE, 1777a9d109bSPaul Burton 0x10000000, 0x10000000, 128 * 1024 * 1024, 1787a9d109bSPaul Burton 0x00000000, 0x00000000, 0x20000); 179baf37f06SPaul Burton break; 180baf37f06SPaul Burton 181baf37f06SPaul Burton default: 182baf37f06SPaul Burton case SYSCON_MSC01: 183baf37f06SPaul Burton msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE), 184baf37f06SPaul Burton 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE, 185baf37f06SPaul Burton MALTA_MSC01_PCIMEM_MAP, 186baf37f06SPaul Burton CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE), 187baf37f06SPaul Burton MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP, 188baf37f06SPaul Burton 0x00000000, MALTA_MSC01_PCIIO_SIZE); 189baf37f06SPaul Burton break; 190baf37f06SPaul Burton } 19181f98bbdSPaul Burton 19281f98bbdSPaul Burton bdf = pci_find_device(PCI_VENDOR_ID_INTEL, 19381f98bbdSPaul Burton PCI_DEVICE_ID_INTEL_82371AB_0, 0); 19481f98bbdSPaul Burton if (bdf == -1) 19581f98bbdSPaul Burton panic("Failed to find PIIX4 PCI bridge\n"); 19681f98bbdSPaul Burton 19781f98bbdSPaul Burton /* setup PCI interrupt routing */ 19881f98bbdSPaul Burton pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCA, 10); 19981f98bbdSPaul Burton pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCB, 10); 20081f98bbdSPaul Burton pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCC, 11); 20181f98bbdSPaul Burton pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCD, 11); 202bea12b78SPaul Burton 203bea12b78SPaul Burton /* mux SERIRQ onto SERIRQ pin */ 204bea12b78SPaul Burton pci_read_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, &val32); 205bea12b78SPaul Burton val32 |= PCI_CFG_PIIX4_GENCFG_SERIRQ; 206bea12b78SPaul Burton pci_write_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, val32); 207bea12b78SPaul Burton 208bea12b78SPaul Burton /* enable SERIRQ - Linux currently depends upon this */ 209bea12b78SPaul Burton pci_read_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, &val8); 210bea12b78SPaul Burton val8 |= PCI_CFG_PIIX4_SERIRQC_EN | PCI_CFG_PIIX4_SERIRQC_CONT; 211bea12b78SPaul Burton pci_write_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, val8); 212ba21a453SPaul Burton 213ba21a453SPaul Burton bdf = pci_find_device(PCI_VENDOR_ID_INTEL, 214ba21a453SPaul Burton PCI_DEVICE_ID_INTEL_82371AB, 0); 215ba21a453SPaul Burton if (bdf == -1) 216ba21a453SPaul Burton panic("Failed to find PIIX4 IDE controller\n"); 217ba21a453SPaul Burton 218ba21a453SPaul Burton /* enable bus master & IO access */ 219ba21a453SPaul Burton val32 |= PCI_COMMAND_MASTER | PCI_COMMAND_IO; 220ba21a453SPaul Burton pci_write_config_dword(bdf, PCI_COMMAND, val32); 221ba21a453SPaul Burton 222ba21a453SPaul Burton /* set latency */ 223ba21a453SPaul Burton pci_write_config_byte(bdf, PCI_LATENCY_TIMER, 0x40); 224ba21a453SPaul Burton 225ba21a453SPaul Burton /* enable IDE/ATA */ 226ba21a453SPaul Burton pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_PRI, 227ba21a453SPaul Burton PCI_CFG_PIIX4_IDETIM_IDE); 228ba21a453SPaul Burton pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_SEC, 229ba21a453SPaul Burton PCI_CFG_PIIX4_IDETIM_IDE); 2307a9d109bSPaul Burton } 231