xref: /openbmc/u-boot/board/ge/bx50v3/bx50v3.c (revision 522e035441ca04d99de2fc13b614ad896691e9c9)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2f9162b15SAkshay Bhat /*
3f9162b15SAkshay Bhat  * Copyright 2015 Timesys Corporation
4f9162b15SAkshay Bhat  * Copyright 2015 General Electric Company
5f9162b15SAkshay Bhat  * Copyright 2012 Freescale Semiconductor, Inc.
6f9162b15SAkshay Bhat  */
7f9162b15SAkshay Bhat 
8f9162b15SAkshay Bhat #include <asm/arch/clock.h>
9f9162b15SAkshay Bhat #include <asm/arch/imx-regs.h>
10f9162b15SAkshay Bhat #include <asm/arch/iomux.h>
11f9162b15SAkshay Bhat #include <asm/arch/mx6-pins.h>
121221ce45SMasahiro Yamada #include <linux/errno.h>
13f9162b15SAkshay Bhat #include <asm/gpio.h>
14552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
15552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
16552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
17552a848eSStefano Babic #include <asm/mach-imx/video.h>
18f9162b15SAkshay Bhat #include <mmc.h>
19f9162b15SAkshay Bhat #include <fsl_esdhc.h>
20f9162b15SAkshay Bhat #include <miiphy.h>
21cf678b31SMartyn Welch #include <net.h>
22f9162b15SAkshay Bhat #include <netdev.h>
23f9162b15SAkshay Bhat #include <asm/arch/mxc_hdmi.h>
24f9162b15SAkshay Bhat #include <asm/arch/crm_regs.h>
25f9162b15SAkshay Bhat #include <asm/io.h>
26f9162b15SAkshay Bhat #include <asm/arch/sys_proto.h>
27f9162b15SAkshay Bhat #include <i2c.h>
287594c51aSDiego Dorta #include <input.h>
2954971ac6SAkshay Bhat #include <pwm.h>
30be2808c3SIan Ray #include <stdlib.h>
31886678fcSNandor Han #include "../common/ge_common.h"
32b418dfe1SMartyn Welch #include "../common/vpd_reader.h"
332850645cSHannu Lounento #include "../../../drivers/net/e1000.h"
34f9162b15SAkshay Bhat DECLARE_GLOBAL_DATA_PTR;
35f9162b15SAkshay Bhat 
365e604e2cSNandor Han static int confidx = 3;  /* Default to b850v3. */
375e604e2cSNandor Han static struct vpd_cache vpd;
385e604e2cSNandor Han 
397d0b8cfeSJustin Waters #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP |	\
407d0b8cfeSJustin Waters 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |	\
417d0b8cfeSJustin Waters 	PAD_CTL_HYS)
427d0b8cfeSJustin Waters 
43f9162b15SAkshay Bhat #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
44f9162b15SAkshay Bhat 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
45f9162b15SAkshay Bhat 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
46f9162b15SAkshay Bhat 
47f9162b15SAkshay Bhat #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
48f9162b15SAkshay Bhat 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
49f9162b15SAkshay Bhat 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
50f9162b15SAkshay Bhat 
51f9162b15SAkshay Bhat #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |	\
52f9162b15SAkshay Bhat 	PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
53f9162b15SAkshay Bhat 
54f9162b15SAkshay Bhat #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
55f9162b15SAkshay Bhat 	PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
56f9162b15SAkshay Bhat 
57f9162b15SAkshay Bhat #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
58f9162b15SAkshay Bhat 	PAD_CTL_SPEED_HIGH   | PAD_CTL_SRE_FAST)
59f9162b15SAkshay Bhat 
60f9162b15SAkshay Bhat #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
61f9162b15SAkshay Bhat 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
62f9162b15SAkshay Bhat 
63f9162b15SAkshay Bhat #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
64f9162b15SAkshay Bhat 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
65f9162b15SAkshay Bhat 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
66f9162b15SAkshay Bhat 
67f9162b15SAkshay Bhat #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
68f9162b15SAkshay Bhat 
dram_init(void)69f9162b15SAkshay Bhat int dram_init(void)
70f9162b15SAkshay Bhat {
71c6a51babSFabio Estevam 	gd->ram_size = imx_ddr_size();
72f9162b15SAkshay Bhat 
73f9162b15SAkshay Bhat 	return 0;
74f9162b15SAkshay Bhat }
75f9162b15SAkshay Bhat 
76f9162b15SAkshay Bhat static iomux_v3_cfg_t const uart3_pads[] = {
77f9162b15SAkshay Bhat 	MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
78f9162b15SAkshay Bhat 	MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
79f9162b15SAkshay Bhat 	MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
80f9162b15SAkshay Bhat 	MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
81f9162b15SAkshay Bhat };
82f9162b15SAkshay Bhat 
83f9162b15SAkshay Bhat static iomux_v3_cfg_t const uart4_pads[] = {
84f9162b15SAkshay Bhat 	MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
85f9162b15SAkshay Bhat 	MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
86f9162b15SAkshay Bhat };
87f9162b15SAkshay Bhat 
88f9162b15SAkshay Bhat static iomux_v3_cfg_t const enet_pads[] = {
89f9162b15SAkshay Bhat 	MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
90f9162b15SAkshay Bhat 	MX6_PAD_ENET_MDC__ENET_MDC   | MUX_PAD_CTRL(ENET_PAD_CTRL),
91f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
92f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
93f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
94f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
95f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
96f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
97f9162b15SAkshay Bhat 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK  | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
98f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
99f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
100f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
101f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
102f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
103f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
104f9162b15SAkshay Bhat 	/* AR8033 PHY Reset */
105f9162b15SAkshay Bhat 	MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
106f9162b15SAkshay Bhat };
107f9162b15SAkshay Bhat 
setup_iomux_enet(void)108f9162b15SAkshay Bhat static void setup_iomux_enet(void)
109f9162b15SAkshay Bhat {
110f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
111f9162b15SAkshay Bhat 
112f9162b15SAkshay Bhat 	/* Reset AR8033 PHY */
113f9162b15SAkshay Bhat 	gpio_direction_output(IMX_GPIO_NR(1, 28), 0);
114d42db168SYung-Ching LIN 	mdelay(10);
115f9162b15SAkshay Bhat 	gpio_set_value(IMX_GPIO_NR(1, 28), 1);
116d42db168SYung-Ching LIN 	mdelay(1);
117f9162b15SAkshay Bhat }
118f9162b15SAkshay Bhat 
119f9162b15SAkshay Bhat static iomux_v3_cfg_t const usdhc2_pads[] = {
120f9162b15SAkshay Bhat 	MX6_PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
121f9162b15SAkshay Bhat 	MX6_PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
122f9162b15SAkshay Bhat 	MX6_PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
123f9162b15SAkshay Bhat 	MX6_PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
124f9162b15SAkshay Bhat 	MX6_PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
125f9162b15SAkshay Bhat 	MX6_PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
126f9162b15SAkshay Bhat 	MX6_PAD_GPIO_4__GPIO1_IO04	| MUX_PAD_CTRL(NO_PAD_CTRL),
127f9162b15SAkshay Bhat };
128f9162b15SAkshay Bhat 
129f9162b15SAkshay Bhat static iomux_v3_cfg_t const usdhc3_pads[] = {
130f9162b15SAkshay Bhat 	MX6_PAD_SD3_CLK__SD3_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
131f9162b15SAkshay Bhat 	MX6_PAD_SD3_CMD__SD3_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
132f9162b15SAkshay Bhat 	MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
133f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
134f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
135f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
136f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
137f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
138f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
139f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
140f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
141f9162b15SAkshay Bhat };
142f9162b15SAkshay Bhat 
143f9162b15SAkshay Bhat static iomux_v3_cfg_t const usdhc4_pads[] = {
144f9162b15SAkshay Bhat 	MX6_PAD_SD4_CLK__SD4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145f9162b15SAkshay Bhat 	MX6_PAD_SD4_CMD__SD4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
146f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
147f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
148f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
149f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
150f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
151f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
152f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
153f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
154f9162b15SAkshay Bhat 	MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
155f9162b15SAkshay Bhat 	MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
156f9162b15SAkshay Bhat };
157f9162b15SAkshay Bhat 
158f9162b15SAkshay Bhat static iomux_v3_cfg_t const ecspi1_pads[] = {
159f9162b15SAkshay Bhat 	MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
160f9162b15SAkshay Bhat 	MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
161f9162b15SAkshay Bhat 	MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
162f9162b15SAkshay Bhat 	MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
163f9162b15SAkshay Bhat };
164f9162b15SAkshay Bhat 
165f9162b15SAkshay Bhat static struct i2c_pads_info i2c_pad_info1 = {
166f9162b15SAkshay Bhat 	.scl = {
167f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
168f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
169f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(5, 27)
170f9162b15SAkshay Bhat 	},
171f9162b15SAkshay Bhat 	.sda = {
172f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
173f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
174f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(5, 26)
175f9162b15SAkshay Bhat 	}
176f9162b15SAkshay Bhat };
177f9162b15SAkshay Bhat 
178f9162b15SAkshay Bhat static struct i2c_pads_info i2c_pad_info2 = {
179f9162b15SAkshay Bhat 	.scl = {
180f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
181f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
182f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(4, 12)
183f9162b15SAkshay Bhat 	},
184f9162b15SAkshay Bhat 	.sda = {
185f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
186f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
187f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(4, 13)
188f9162b15SAkshay Bhat 	}
189f9162b15SAkshay Bhat };
190f9162b15SAkshay Bhat 
191f9162b15SAkshay Bhat static struct i2c_pads_info i2c_pad_info3 = {
192f9162b15SAkshay Bhat 	.scl = {
193f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
194f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
195f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(1, 3)
196f9162b15SAkshay Bhat 	},
197f9162b15SAkshay Bhat 	.sda = {
198f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
199f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
200f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(1, 6)
201f9162b15SAkshay Bhat 	}
202f9162b15SAkshay Bhat };
203f9162b15SAkshay Bhat 
204f9162b15SAkshay Bhat #ifdef CONFIG_MXC_SPI
board_spi_cs_gpio(unsigned bus,unsigned cs)205f9162b15SAkshay Bhat int board_spi_cs_gpio(unsigned bus, unsigned cs)
206f9162b15SAkshay Bhat {
207f9162b15SAkshay Bhat 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
208f9162b15SAkshay Bhat }
209f9162b15SAkshay Bhat 
setup_spi(void)210f9162b15SAkshay Bhat static void setup_spi(void)
211f9162b15SAkshay Bhat {
212f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
213f9162b15SAkshay Bhat }
214f9162b15SAkshay Bhat #endif
215f9162b15SAkshay Bhat 
216f9162b15SAkshay Bhat static iomux_v3_cfg_t const pcie_pads[] = {
217f9162b15SAkshay Bhat 	MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
218f9162b15SAkshay Bhat 	MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
219f9162b15SAkshay Bhat };
220f9162b15SAkshay Bhat 
setup_pcie(void)221f9162b15SAkshay Bhat static void setup_pcie(void)
222f9162b15SAkshay Bhat {
223f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
224f9162b15SAkshay Bhat }
225f9162b15SAkshay Bhat 
setup_iomux_uart(void)226f9162b15SAkshay Bhat static void setup_iomux_uart(void)
227f9162b15SAkshay Bhat {
228f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
229f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
230f9162b15SAkshay Bhat }
231f9162b15SAkshay Bhat 
232f9162b15SAkshay Bhat #ifdef CONFIG_FSL_ESDHC
233f9162b15SAkshay Bhat struct fsl_esdhc_cfg usdhc_cfg[3] = {
234f9162b15SAkshay Bhat 	{USDHC2_BASE_ADDR},
235f9162b15SAkshay Bhat 	{USDHC3_BASE_ADDR},
236f9162b15SAkshay Bhat 	{USDHC4_BASE_ADDR},
237f9162b15SAkshay Bhat };
238f9162b15SAkshay Bhat 
239f9162b15SAkshay Bhat #define USDHC2_CD_GPIO	IMX_GPIO_NR(1, 4)
240f9162b15SAkshay Bhat #define USDHC4_CD_GPIO	IMX_GPIO_NR(6, 11)
241f9162b15SAkshay Bhat 
board_mmc_getcd(struct mmc * mmc)242f9162b15SAkshay Bhat int board_mmc_getcd(struct mmc *mmc)
243f9162b15SAkshay Bhat {
244f9162b15SAkshay Bhat 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
245f9162b15SAkshay Bhat 	int ret = 0;
246f9162b15SAkshay Bhat 
247f9162b15SAkshay Bhat 	switch (cfg->esdhc_base) {
248f9162b15SAkshay Bhat 	case USDHC2_BASE_ADDR:
249f9162b15SAkshay Bhat 		ret = !gpio_get_value(USDHC2_CD_GPIO);
250f9162b15SAkshay Bhat 		break;
251f9162b15SAkshay Bhat 	case USDHC3_BASE_ADDR:
252f9162b15SAkshay Bhat 		ret = 1; /* eMMC is always present */
253f9162b15SAkshay Bhat 		break;
254f9162b15SAkshay Bhat 	case USDHC4_BASE_ADDR:
255f9162b15SAkshay Bhat 		ret = !gpio_get_value(USDHC4_CD_GPIO);
256f9162b15SAkshay Bhat 		break;
257f9162b15SAkshay Bhat 	}
258f9162b15SAkshay Bhat 
259f9162b15SAkshay Bhat 	return ret;
260f9162b15SAkshay Bhat }
261f9162b15SAkshay Bhat 
board_mmc_init(bd_t * bis)262f9162b15SAkshay Bhat int board_mmc_init(bd_t *bis)
263f9162b15SAkshay Bhat {
264f9162b15SAkshay Bhat 	int ret;
265f9162b15SAkshay Bhat 	int i;
266f9162b15SAkshay Bhat 
267f9162b15SAkshay Bhat 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
268f9162b15SAkshay Bhat 		switch (i) {
269f9162b15SAkshay Bhat 		case 0:
270f9162b15SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
271f9162b15SAkshay Bhat 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
272f9162b15SAkshay Bhat 			gpio_direction_input(USDHC2_CD_GPIO);
273f9162b15SAkshay Bhat 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
274f9162b15SAkshay Bhat 			break;
275f9162b15SAkshay Bhat 		case 1:
276f9162b15SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
277f9162b15SAkshay Bhat 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
278f9162b15SAkshay Bhat 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
279f9162b15SAkshay Bhat 			break;
280f9162b15SAkshay Bhat 		case 2:
281f9162b15SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
282f9162b15SAkshay Bhat 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
283f9162b15SAkshay Bhat 			gpio_direction_input(USDHC4_CD_GPIO);
284f9162b15SAkshay Bhat 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
285f9162b15SAkshay Bhat 			break;
286f9162b15SAkshay Bhat 		default:
287f9162b15SAkshay Bhat 			printf("Warning: you configured more USDHC controllers\n"
288f9162b15SAkshay Bhat 			       "(%d) then supported by the board (%d)\n",
289f9162b15SAkshay Bhat 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
290f9162b15SAkshay Bhat 			return -EINVAL;
291f9162b15SAkshay Bhat 		}
292f9162b15SAkshay Bhat 
293f9162b15SAkshay Bhat 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
294f9162b15SAkshay Bhat 		if (ret)
295f9162b15SAkshay Bhat 			return ret;
296f9162b15SAkshay Bhat 	}
297f9162b15SAkshay Bhat 
298f9162b15SAkshay Bhat 	return 0;
299f9162b15SAkshay Bhat }
300f9162b15SAkshay Bhat #endif
301f9162b15SAkshay Bhat 
mx6_rgmii_rework(struct phy_device * phydev)302f9162b15SAkshay Bhat static int mx6_rgmii_rework(struct phy_device *phydev)
303f9162b15SAkshay Bhat {
304f9162b15SAkshay Bhat 	/* Configure AR8033 to ouput a 125MHz clk from CLK_25M */
305f9162b15SAkshay Bhat 	/* set device address 0x7 */
306f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
307f9162b15SAkshay Bhat 	/* offset 0x8016: CLK_25M Clock Select */
308f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
309f9162b15SAkshay Bhat 	/* enable register write, no post increment, address 0x7 */
310f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
311f9162b15SAkshay Bhat 	/* set to 125 MHz from local PLL source */
312f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
313f9162b15SAkshay Bhat 
314f9162b15SAkshay Bhat 	/* rgmii tx clock delay enable */
315f9162b15SAkshay Bhat 	/* set debug port address: SerDes Test and System Mode Control */
316f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
317f9162b15SAkshay Bhat 	/* enable rgmii tx clock delay */
318ec7aa8fdSYung-Ching LIN 	/* set the reserved bits to avoid board specific voltage peak issue*/
319ec7aa8fdSYung-Ching LIN 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x3D47);
320f9162b15SAkshay Bhat 
321f9162b15SAkshay Bhat 	return 0;
322f9162b15SAkshay Bhat }
323f9162b15SAkshay Bhat 
board_phy_config(struct phy_device * phydev)324f9162b15SAkshay Bhat int board_phy_config(struct phy_device *phydev)
325f9162b15SAkshay Bhat {
326f9162b15SAkshay Bhat 	mx6_rgmii_rework(phydev);
327f9162b15SAkshay Bhat 
328f9162b15SAkshay Bhat 	if (phydev->drv->config)
329f9162b15SAkshay Bhat 		phydev->drv->config(phydev);
330f9162b15SAkshay Bhat 
331f9162b15SAkshay Bhat 	return 0;
332f9162b15SAkshay Bhat }
333f9162b15SAkshay Bhat 
334f9162b15SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
335f9162b15SAkshay Bhat static iomux_v3_cfg_t const backlight_pads[] = {
336f9162b15SAkshay Bhat 	/* Power for LVDS Display */
337f9162b15SAkshay Bhat 	MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
338f9162b15SAkshay Bhat #define LVDS_POWER_GP IMX_GPIO_NR(3, 22)
339f9162b15SAkshay Bhat 	/* Backlight enable for LVDS display */
340f9162b15SAkshay Bhat 	MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
341f9162b15SAkshay Bhat #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0)
34254971ac6SAkshay Bhat 	/* backlight PWM brightness control */
34354971ac6SAkshay Bhat 	MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
344f9162b15SAkshay Bhat };
345f9162b15SAkshay Bhat 
do_enable_hdmi(struct display_info_t const * dev)346f9162b15SAkshay Bhat static void do_enable_hdmi(struct display_info_t const *dev)
347f9162b15SAkshay Bhat {
348f9162b15SAkshay Bhat 	imx_enable_hdmi_phy();
349f9162b15SAkshay Bhat }
350f9162b15SAkshay Bhat 
board_cfb_skip(void)351f9162b15SAkshay Bhat int board_cfb_skip(void)
352f9162b15SAkshay Bhat {
353f9162b15SAkshay Bhat 	gpio_direction_output(LVDS_POWER_GP, 1);
354f9162b15SAkshay Bhat 
355f9162b15SAkshay Bhat 	return 0;
356f9162b15SAkshay Bhat }
357f9162b15SAkshay Bhat 
is_b850v3(void)3587927ff7aSIan Ray static int is_b850v3(void)
3597927ff7aSIan Ray {
3607927ff7aSIan Ray 	return confidx == 3;
3617927ff7aSIan Ray }
3627927ff7aSIan Ray 
detect_lcd(struct display_info_t const * dev)36363f0ec57SIan Ray static int detect_lcd(struct display_info_t const *dev)
364f9162b15SAkshay Bhat {
3657927ff7aSIan Ray 	return !is_b850v3();
366f9162b15SAkshay Bhat }
367f9162b15SAkshay Bhat 
368f9162b15SAkshay Bhat struct display_info_t const displays[] = {{
369f9162b15SAkshay Bhat 	.bus	= -1,
370f9162b15SAkshay Bhat 	.addr	= -1,
371f9162b15SAkshay Bhat 	.pixfmt	= IPU_PIX_FMT_RGB24,
37263f0ec57SIan Ray 	.detect	= detect_lcd,
373f9162b15SAkshay Bhat 	.enable	= NULL,
374f9162b15SAkshay Bhat 	.mode	= {
375f9162b15SAkshay Bhat 		.name           = "G121X1-L03",
376f9162b15SAkshay Bhat 		.refresh        = 60,
377f9162b15SAkshay Bhat 		.xres           = 1024,
378f9162b15SAkshay Bhat 		.yres           = 768,
379f9162b15SAkshay Bhat 		.pixclock       = 15385,
380f9162b15SAkshay Bhat 		.left_margin    = 20,
381f9162b15SAkshay Bhat 		.right_margin   = 300,
382f9162b15SAkshay Bhat 		.upper_margin   = 30,
383f9162b15SAkshay Bhat 		.lower_margin   = 8,
384f9162b15SAkshay Bhat 		.hsync_len      = 1,
385f9162b15SAkshay Bhat 		.vsync_len      = 1,
386f9162b15SAkshay Bhat 		.sync           = FB_SYNC_EXT,
387f9162b15SAkshay Bhat 		.vmode          = FB_VMODE_NONINTERLACED
388f9162b15SAkshay Bhat } }, {
389f9162b15SAkshay Bhat 	.bus	= -1,
390f9162b15SAkshay Bhat 	.addr	= 3,
391f9162b15SAkshay Bhat 	.pixfmt	= IPU_PIX_FMT_RGB24,
392f9162b15SAkshay Bhat 	.detect	= detect_hdmi,
393f9162b15SAkshay Bhat 	.enable	= do_enable_hdmi,
394f9162b15SAkshay Bhat 	.mode	= {
395f9162b15SAkshay Bhat 		.name           = "HDMI",
396f9162b15SAkshay Bhat 		.refresh        = 60,
397f9162b15SAkshay Bhat 		.xres           = 1024,
398f9162b15SAkshay Bhat 		.yres           = 768,
399f9162b15SAkshay Bhat 		.pixclock       = 15385,
400f9162b15SAkshay Bhat 		.left_margin    = 220,
401f9162b15SAkshay Bhat 		.right_margin   = 40,
402f9162b15SAkshay Bhat 		.upper_margin   = 21,
403f9162b15SAkshay Bhat 		.lower_margin   = 7,
404f9162b15SAkshay Bhat 		.hsync_len      = 60,
405f9162b15SAkshay Bhat 		.vsync_len      = 10,
406f9162b15SAkshay Bhat 		.sync           = FB_SYNC_EXT,
407f9162b15SAkshay Bhat 		.vmode          = FB_VMODE_NONINTERLACED
408f9162b15SAkshay Bhat } } };
409f9162b15SAkshay Bhat size_t display_count = ARRAY_SIZE(displays);
410f9162b15SAkshay Bhat 
enable_videopll(void)411494d43ecSAkshay Bhat static void enable_videopll(void)
412494d43ecSAkshay Bhat {
413494d43ecSAkshay Bhat 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
414494d43ecSAkshay Bhat 	s32 timeout = 100000;
415494d43ecSAkshay Bhat 
416494d43ecSAkshay Bhat 	setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
417494d43ecSAkshay Bhat 
418d9ea0d77SIan Ray 	/* PLL_VIDEO  455MHz (24MHz * (37+11/12) / 2)
419d9ea0d77SIan Ray 	 *   |
420d9ea0d77SIan Ray 	 * PLL5
421d9ea0d77SIan Ray 	 *   |
422d9ea0d77SIan Ray 	 * CS2CDR[LDB_DI0_CLK_SEL]
423d9ea0d77SIan Ray 	 *   |
424d9ea0d77SIan Ray 	 *   +----> LDB_DI0_SERIAL_CLK_ROOT
425d9ea0d77SIan Ray 	 *   |
426d9ea0d77SIan Ray 	 *   +--> CSCMR2[LDB_DI0_IPU_DIV] --> LDB_DI0_IPU  455 / 7 = 65 MHz
427494d43ecSAkshay Bhat 	 */
428d9ea0d77SIan Ray 
429494d43ecSAkshay Bhat 	clrsetbits_le32(&ccm->analog_pll_video,
430494d43ecSAkshay Bhat 			BM_ANADIG_PLL_VIDEO_DIV_SELECT |
431494d43ecSAkshay Bhat 			BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
432494d43ecSAkshay Bhat 			BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
433d9ea0d77SIan Ray 			BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(1));
434494d43ecSAkshay Bhat 
435494d43ecSAkshay Bhat 	writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
436494d43ecSAkshay Bhat 	writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
437494d43ecSAkshay Bhat 
438494d43ecSAkshay Bhat 	clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
439494d43ecSAkshay Bhat 
440494d43ecSAkshay Bhat 	while (timeout--)
441494d43ecSAkshay Bhat 		if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
442494d43ecSAkshay Bhat 			break;
443494d43ecSAkshay Bhat 
444494d43ecSAkshay Bhat 	if (timeout < 0)
445494d43ecSAkshay Bhat 		printf("Warning: video pll lock timeout!\n");
446494d43ecSAkshay Bhat 
447494d43ecSAkshay Bhat 	clrsetbits_le32(&ccm->analog_pll_video,
448494d43ecSAkshay Bhat 			BM_ANADIG_PLL_VIDEO_BYPASS,
449494d43ecSAkshay Bhat 			BM_ANADIG_PLL_VIDEO_ENABLE);
450494d43ecSAkshay Bhat }
451494d43ecSAkshay Bhat 
setup_display_b850v3(void)452de708da0SAkshay Bhat static void setup_display_b850v3(void)
453f9162b15SAkshay Bhat {
454f9162b15SAkshay Bhat 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
455f9162b15SAkshay Bhat 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
456f9162b15SAkshay Bhat 
457494d43ecSAkshay Bhat 	enable_videopll();
458494d43ecSAkshay Bhat 
459d9ea0d77SIan Ray 	/* IPU1 DI0 clock is 455MHz / 7 = 65MHz */
460d9ea0d77SIan Ray 	setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
461de708da0SAkshay Bhat 
462f9162b15SAkshay Bhat 	imx_setup_hdmi();
463f9162b15SAkshay Bhat 
464de708da0SAkshay Bhat 	/* Set LDB_DI0 as clock source for IPU_DI0 */
465de708da0SAkshay Bhat 	clrsetbits_le32(&mxc_ccm->chsccdr,
466de708da0SAkshay Bhat 			MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
467de708da0SAkshay Bhat 			(CHSCCDR_CLK_SEL_LDB_DI0 <<
468de708da0SAkshay Bhat 			 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
469f9162b15SAkshay Bhat 
470de708da0SAkshay Bhat 	/* Turn on IPU LDB DI0 clocks */
471de708da0SAkshay Bhat 	setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
472f9162b15SAkshay Bhat 
473de708da0SAkshay Bhat 	enable_ipu_clock();
474f9162b15SAkshay Bhat 
475de708da0SAkshay Bhat 	writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
476de708da0SAkshay Bhat 	       IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
477de708da0SAkshay Bhat 	       IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
478de708da0SAkshay Bhat 	       IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
479de708da0SAkshay Bhat 	       IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
480de708da0SAkshay Bhat 	       IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
481de708da0SAkshay Bhat 	       IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
482de708da0SAkshay Bhat 	       IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
483de708da0SAkshay Bhat 	       IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
484de708da0SAkshay Bhat 	       IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
485de708da0SAkshay Bhat 	       &iomux->gpr[2]);
486f9162b15SAkshay Bhat 
487de708da0SAkshay Bhat 	clrbits_le32(&iomux->gpr[3],
488de708da0SAkshay Bhat 		     IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
489f9162b15SAkshay Bhat 		     IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
490de708da0SAkshay Bhat 		     IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
491de708da0SAkshay Bhat }
492de708da0SAkshay Bhat 
setup_display_bx50v3(void)493de708da0SAkshay Bhat static void setup_display_bx50v3(void)
494de708da0SAkshay Bhat {
495de708da0SAkshay Bhat 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
496de708da0SAkshay Bhat 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
497de708da0SAkshay Bhat 
49870168a73SIan Ray 	enable_videopll();
49970168a73SIan Ray 
5008d293f49SAkshay Bhat 	/* When a reset/reboot is performed the display power needs to be turned
5018d293f49SAkshay Bhat 	 * off for atleast 500ms. The boot time is ~300ms, we need to wait for
5028d293f49SAkshay Bhat 	 * an additional 200ms here. Unfortunately we use external PMIC for
5038d293f49SAkshay Bhat 	 * doing the reset, so can not differentiate between POR vs soft reset
5048d293f49SAkshay Bhat 	 */
5058d293f49SAkshay Bhat 	mdelay(200);
5068d293f49SAkshay Bhat 
507d9ea0d77SIan Ray 	/* IPU1 DI0 clock is 455MHz / 7 = 65MHz */
508de708da0SAkshay Bhat 	setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
509de708da0SAkshay Bhat 
510de708da0SAkshay Bhat 	/* Set LDB_DI0 as clock source for IPU_DI0 */
511de708da0SAkshay Bhat 	clrsetbits_le32(&mxc_ccm->chsccdr,
512de708da0SAkshay Bhat 			MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
513de708da0SAkshay Bhat 			(CHSCCDR_CLK_SEL_LDB_DI0 <<
514de708da0SAkshay Bhat 			MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
515de708da0SAkshay Bhat 
516de708da0SAkshay Bhat 	/* Turn on IPU LDB DI0 clocks */
517de708da0SAkshay Bhat 	setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
518de708da0SAkshay Bhat 
519de708da0SAkshay Bhat 	enable_ipu_clock();
520de708da0SAkshay Bhat 
521de708da0SAkshay Bhat 	writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
522de708da0SAkshay Bhat 	       IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
523de708da0SAkshay Bhat 	       IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
524de708da0SAkshay Bhat 	       IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
525de708da0SAkshay Bhat 	       IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
526de708da0SAkshay Bhat 	       &iomux->gpr[2]);
527de708da0SAkshay Bhat 
528de708da0SAkshay Bhat 	clrsetbits_le32(&iomux->gpr[3],
529de708da0SAkshay Bhat 			IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
530de708da0SAkshay Bhat 		       (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
531de708da0SAkshay Bhat 			IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
532f9162b15SAkshay Bhat 
533f9162b15SAkshay Bhat 	/* backlights off until needed */
534f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(backlight_pads,
535f9162b15SAkshay Bhat 					 ARRAY_SIZE(backlight_pads));
536f9162b15SAkshay Bhat 	gpio_direction_input(LVDS_POWER_GP);
537f9162b15SAkshay Bhat 	gpio_direction_input(LVDS_BACKLIGHT_GP);
538f9162b15SAkshay Bhat }
539f9162b15SAkshay Bhat #endif /* CONFIG_VIDEO_IPUV3 */
540f9162b15SAkshay Bhat 
541f9162b15SAkshay Bhat /*
542f9162b15SAkshay Bhat  * Do not overwrite the console
543f9162b15SAkshay Bhat  * Use always serial for U-Boot console
544f9162b15SAkshay Bhat  */
overwrite_console(void)545f9162b15SAkshay Bhat int overwrite_console(void)
546f9162b15SAkshay Bhat {
547f9162b15SAkshay Bhat 	return 1;
548f9162b15SAkshay Bhat }
549f9162b15SAkshay Bhat 
550be2808c3SIan Ray #define VPD_TYPE_INVALID 0x00
551be2808c3SIan Ray #define VPD_BLOCK_NETWORK 0x20
552be2808c3SIan Ray #define VPD_BLOCK_HWID 0x44
553be2808c3SIan Ray #define VPD_PRODUCT_B850 1
554be2808c3SIan Ray #define VPD_PRODUCT_B650 2
555be2808c3SIan Ray #define VPD_PRODUCT_B450 3
556cf678b31SMartyn Welch #define VPD_HAS_MAC1 0x1
5572850645cSHannu Lounento #define VPD_HAS_MAC2 0x2
558cf678b31SMartyn Welch #define VPD_MAC_ADDRESS_LENGTH 6
559be2808c3SIan Ray 
560be2808c3SIan Ray struct vpd_cache {
561*4dcbccf7SDenis Zalevskiy 	bool is_read;
562cf678b31SMartyn Welch 	u8 product_id;
563cf678b31SMartyn Welch 	u8 has;
564cf678b31SMartyn Welch 	unsigned char mac1[VPD_MAC_ADDRESS_LENGTH];
5652850645cSHannu Lounento 	unsigned char mac2[VPD_MAC_ADDRESS_LENGTH];
566be2808c3SIan Ray };
567be2808c3SIan Ray 
568be2808c3SIan Ray /*
569be2808c3SIan Ray  * Extracts MAC and product information from the VPD.
570be2808c3SIan Ray  */
vpd_callback(struct vpd_cache * vpd,u8 id,u8 version,u8 type,size_t size,u8 const * data)571*4dcbccf7SDenis Zalevskiy static int vpd_callback(struct vpd_cache *vpd, u8 id, u8 version, u8 type,
572cf678b31SMartyn Welch 			size_t size, u8 const *data)
573be2808c3SIan Ray {
574cf678b31SMartyn Welch 	if (id == VPD_BLOCK_HWID && version == 1 && type != VPD_TYPE_INVALID &&
575cf678b31SMartyn Welch 	    size >= 1) {
576be2808c3SIan Ray 		vpd->product_id = data[0];
577cf678b31SMartyn Welch 	} else if (id == VPD_BLOCK_NETWORK && version == 1 &&
578cf678b31SMartyn Welch 		   type != VPD_TYPE_INVALID) {
579cf678b31SMartyn Welch 		if (size >= 6) {
580cf678b31SMartyn Welch 			vpd->has |= VPD_HAS_MAC1;
581cf678b31SMartyn Welch 			memcpy(vpd->mac1, data, VPD_MAC_ADDRESS_LENGTH);
582cf678b31SMartyn Welch 		}
5832850645cSHannu Lounento 		if (size >= 12) {
5842850645cSHannu Lounento 			vpd->has |= VPD_HAS_MAC2;
5852850645cSHannu Lounento 			memcpy(vpd->mac2, data + 6, VPD_MAC_ADDRESS_LENGTH);
5862850645cSHannu Lounento 		}
587be2808c3SIan Ray 	}
588be2808c3SIan Ray 
589be2808c3SIan Ray 	return 0;
590be2808c3SIan Ray }
591be2808c3SIan Ray 
process_vpd(struct vpd_cache * vpd)592be2808c3SIan Ray static void process_vpd(struct vpd_cache *vpd)
593be2808c3SIan Ray {
594cf678b31SMartyn Welch 	int fec_index = -1;
5952850645cSHannu Lounento 	int i210_index = -1;
596cf678b31SMartyn Welch 
597*4dcbccf7SDenis Zalevskiy 	if (!vpd->is_read) {
598*4dcbccf7SDenis Zalevskiy 		printf("VPD wasn't read");
599*4dcbccf7SDenis Zalevskiy 		return;
600*4dcbccf7SDenis Zalevskiy 	}
601*4dcbccf7SDenis Zalevskiy 
602cf678b31SMartyn Welch 	switch (vpd->product_id) {
603cf678b31SMartyn Welch 	case VPD_PRODUCT_B450:
604f07b3148SIan Ray 		env_set("confidx", "1");
6055ce9a1c8SNandor Han 		i210_index = 0;
6065ce9a1c8SNandor Han 		fec_index = 1;
607f07b3148SIan Ray 		break;
608f07b3148SIan Ray 	case VPD_PRODUCT_B650:
609f07b3148SIan Ray 		env_set("confidx", "2");
6102850645cSHannu Lounento 		i210_index = 0;
611cf678b31SMartyn Welch 		fec_index = 1;
612cf678b31SMartyn Welch 		break;
613cf678b31SMartyn Welch 	case VPD_PRODUCT_B850:
6145ce9a1c8SNandor Han 		env_set("confidx", "3");
6152850645cSHannu Lounento 		i210_index = 1;
616cf678b31SMartyn Welch 		fec_index = 2;
617cf678b31SMartyn Welch 		break;
618be2808c3SIan Ray 	}
619cf678b31SMartyn Welch 
620cf678b31SMartyn Welch 	if (fec_index >= 0 && (vpd->has & VPD_HAS_MAC1))
621cf678b31SMartyn Welch 		eth_env_set_enetaddr_by_index("eth", fec_index, vpd->mac1);
6222850645cSHannu Lounento 
6232850645cSHannu Lounento 	if (i210_index >= 0 && (vpd->has & VPD_HAS_MAC2))
6242850645cSHannu Lounento 		eth_env_set_enetaddr_by_index("eth", i210_index, vpd->mac2);
625be2808c3SIan Ray }
626be2808c3SIan Ray 
board_eth_init(bd_t * bis)627f9162b15SAkshay Bhat int board_eth_init(bd_t *bis)
628f9162b15SAkshay Bhat {
629f9162b15SAkshay Bhat 	setup_iomux_enet();
630f9162b15SAkshay Bhat 	setup_pcie();
631f9162b15SAkshay Bhat 
6322850645cSHannu Lounento 	e1000_initialize(bis);
6332850645cSHannu Lounento 
634f9162b15SAkshay Bhat 	return cpu_eth_init(bis);
635f9162b15SAkshay Bhat }
636f9162b15SAkshay Bhat 
637f9162b15SAkshay Bhat static iomux_v3_cfg_t const misc_pads[] = {
638f9162b15SAkshay Bhat 	MX6_PAD_KEY_ROW2__GPIO4_IO11	| MUX_PAD_CTRL(NO_PAD_CTRL),
6397d0b8cfeSJustin Waters 	MX6_PAD_EIM_A25__GPIO5_IO02	| MUX_PAD_CTRL(NC_PAD_CTRL),
6407d0b8cfeSJustin Waters 	MX6_PAD_EIM_CS0__GPIO2_IO23	| MUX_PAD_CTRL(NC_PAD_CTRL),
6417d0b8cfeSJustin Waters 	MX6_PAD_EIM_CS1__GPIO2_IO24	| MUX_PAD_CTRL(NC_PAD_CTRL),
6427d0b8cfeSJustin Waters 	MX6_PAD_EIM_OE__GPIO2_IO25	| MUX_PAD_CTRL(NC_PAD_CTRL),
6437d0b8cfeSJustin Waters 	MX6_PAD_EIM_BCLK__GPIO6_IO31	| MUX_PAD_CTRL(NC_PAD_CTRL),
6447d0b8cfeSJustin Waters 	MX6_PAD_GPIO_1__GPIO1_IO01	| MUX_PAD_CTRL(NC_PAD_CTRL),
6456d656495SMartyn Welch 	MX6_PAD_GPIO_9__WDOG1_B         | MUX_PAD_CTRL(NC_PAD_CTRL),
646f9162b15SAkshay Bhat };
647f9162b15SAkshay Bhat #define SUS_S3_OUT	IMX_GPIO_NR(4, 11)
648f9162b15SAkshay Bhat #define WIFI_EN	IMX_GPIO_NR(6, 14)
649f9162b15SAkshay Bhat 
board_early_init_f(void)650f9162b15SAkshay Bhat int board_early_init_f(void)
651f9162b15SAkshay Bhat {
652f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(misc_pads,
653f9162b15SAkshay Bhat 					 ARRAY_SIZE(misc_pads));
654f9162b15SAkshay Bhat 
655f9162b15SAkshay Bhat 	setup_iomux_uart();
656f9162b15SAkshay Bhat 
657494d43ecSAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
658494d43ecSAkshay Bhat 	/* Set LDB clock to Video PLL */
659494d43ecSAkshay Bhat 	select_ldb_di_clock_source(MXC_PLL5_CLK);
660494d43ecSAkshay Bhat #endif
661f9162b15SAkshay Bhat 	return 0;
662f9162b15SAkshay Bhat }
663f9162b15SAkshay Bhat 
set_confidx(const struct vpd_cache * vpd)6645e604e2cSNandor Han static void set_confidx(const struct vpd_cache* vpd)
6655e604e2cSNandor Han {
6665e604e2cSNandor Han 	switch (vpd->product_id) {
6675e604e2cSNandor Han 	case VPD_PRODUCT_B450:
6685e604e2cSNandor Han 		confidx = 1;
6695e604e2cSNandor Han 		break;
6705e604e2cSNandor Han 	case VPD_PRODUCT_B650:
6715e604e2cSNandor Han 		confidx = 2;
6725e604e2cSNandor Han 		break;
6735e604e2cSNandor Han 	case VPD_PRODUCT_B850:
6745e604e2cSNandor Han 		confidx = 3;
6755e604e2cSNandor Han 		break;
6765e604e2cSNandor Han 	}
6775e604e2cSNandor Han }
6785e604e2cSNandor Han 
board_init(void)679f9162b15SAkshay Bhat int board_init(void)
680f9162b15SAkshay Bhat {
681f767a4e8SDan Cimpoca 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
682f767a4e8SDan Cimpoca 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
683f767a4e8SDan Cimpoca 	setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
6845e604e2cSNandor Han 
685*4dcbccf7SDenis Zalevskiy 	if (!read_vpd(&vpd, vpd_callback)) {
686*4dcbccf7SDenis Zalevskiy 		vpd.is_read = true;
6875e604e2cSNandor Han 		set_confidx(&vpd);
688*4dcbccf7SDenis Zalevskiy 	}
6895e604e2cSNandor Han 
690f9162b15SAkshay Bhat 	gpio_direction_output(SUS_S3_OUT, 1);
691f9162b15SAkshay Bhat 	gpio_direction_output(WIFI_EN, 1);
692f9162b15SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
6937927ff7aSIan Ray 	if (is_b850v3())
694de708da0SAkshay Bhat 		setup_display_b850v3();
695de708da0SAkshay Bhat 	else
696de708da0SAkshay Bhat 		setup_display_bx50v3();
697f9162b15SAkshay Bhat #endif
698f9162b15SAkshay Bhat 	/* address of boot parameters */
699f9162b15SAkshay Bhat 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
700f9162b15SAkshay Bhat 
701f9162b15SAkshay Bhat #ifdef CONFIG_MXC_SPI
702f9162b15SAkshay Bhat 	setup_spi();
703f9162b15SAkshay Bhat #endif
704f9162b15SAkshay Bhat 	return 0;
705f9162b15SAkshay Bhat }
706f9162b15SAkshay Bhat 
707f9162b15SAkshay Bhat #ifdef CONFIG_CMD_BMODE
708f9162b15SAkshay Bhat static const struct boot_mode board_boot_modes[] = {
709f9162b15SAkshay Bhat 	/* 4 bit bus width */
710f9162b15SAkshay Bhat 	{"sd2",	 MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
711f9162b15SAkshay Bhat 	{"sd3",	 MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
712f9162b15SAkshay Bhat 	{NULL,	 0},
713f9162b15SAkshay Bhat };
714f9162b15SAkshay Bhat #endif
715f9162b15SAkshay Bhat 
pmic_init(void)71622d358daSKen Lin void pmic_init(void)
71722d358daSKen Lin {
71822d358daSKen Lin #define I2C_PMIC                0x2
71922d358daSKen Lin #define DA9063_I2C_ADDR         0x58
72022d358daSKen Lin #define DA9063_REG_BCORE2_CFG   0x9D
72122d358daSKen Lin #define DA9063_REG_BCORE1_CFG   0x9E
72222d358daSKen Lin #define DA9063_REG_BPRO_CFG     0x9F
72322d358daSKen Lin #define DA9063_REG_BIO_CFG      0xA0
72422d358daSKen Lin #define DA9063_REG_BMEM_CFG     0xA1
72522d358daSKen Lin #define DA9063_REG_BPERI_CFG    0xA2
72622d358daSKen Lin #define DA9063_BUCK_MODE_MASK   0xC0
72722d358daSKen Lin #define DA9063_BUCK_MODE_MANUAL 0x00
72822d358daSKen Lin #define DA9063_BUCK_MODE_SLEEP  0x40
72922d358daSKen Lin #define DA9063_BUCK_MODE_SYNC   0x80
73022d358daSKen Lin #define DA9063_BUCK_MODE_AUTO   0xC0
73122d358daSKen Lin 
73222d358daSKen Lin 	uchar val;
73322d358daSKen Lin 
73422d358daSKen Lin 	i2c_set_bus_num(I2C_PMIC);
73522d358daSKen Lin 
73622d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
73722d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
73822d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
73922d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
74022d358daSKen Lin 
74122d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
74222d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
74322d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
74422d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
74522d358daSKen Lin 
74622d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
74722d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
74822d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
74922d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
75022d358daSKen Lin 
75122d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
75222d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
75322d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
75422d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
75522d358daSKen Lin 
75622d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
75722d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
75822d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
75922d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
76022d358daSKen Lin 
76122d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
76222d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
76322d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
76422d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
76522d358daSKen Lin }
76622d358daSKen Lin 
board_late_init(void)767f9162b15SAkshay Bhat int board_late_init(void)
768f9162b15SAkshay Bhat {
7695e604e2cSNandor Han 	process_vpd(&vpd);
770cf678b31SMartyn Welch 
771f9162b15SAkshay Bhat #ifdef CONFIG_CMD_BMODE
772f9162b15SAkshay Bhat 	add_board_boot_modes(board_boot_modes);
773f9162b15SAkshay Bhat #endif
7740c344e6eSAndrew Shadura 
77506a3e438SIan Ray 	if (is_b850v3())
77606a3e438SIan Ray 		env_set("videoargs", "video=DP-1:1024x768@60 video=HDMI-A-1:1024x768@60");
7779aa7c157SIan Ray 	else
7789aa7c157SIan Ray 		env_set("videoargs", "video=LVDS-1:1024x768@65");
77906a3e438SIan Ray 
78022d358daSKen Lin 	/* board specific pmic init */
78122d358daSKen Lin 	pmic_init();
78222d358daSKen Lin 
783886678fcSNandor Han 	check_time();
784886678fcSNandor Han 
785f9162b15SAkshay Bhat 	return 0;
786f9162b15SAkshay Bhat }
787f9162b15SAkshay Bhat 
7882850645cSHannu Lounento /*
7892850645cSHannu Lounento  * Removes the 'eth[0-9]*addr' environment variable with the given index
7902850645cSHannu Lounento  *
7912850645cSHannu Lounento  * @param index [in] the index of the eth_device whose variable is to be removed
7922850645cSHannu Lounento  */
remove_ethaddr_env_var(int index)7932850645cSHannu Lounento static void remove_ethaddr_env_var(int index)
7942850645cSHannu Lounento {
7952850645cSHannu Lounento 	char env_var_name[9];
7962850645cSHannu Lounento 
7972850645cSHannu Lounento 	sprintf(env_var_name, index == 0 ? "ethaddr" : "eth%daddr", index);
7982850645cSHannu Lounento 	env_set(env_var_name, NULL);
7992850645cSHannu Lounento }
8002850645cSHannu Lounento 
last_stage_init(void)801cf678b31SMartyn Welch int last_stage_init(void)
802cf678b31SMartyn Welch {
8032850645cSHannu Lounento 	int i;
8042850645cSHannu Lounento 
8052850645cSHannu Lounento 	/*
8062850645cSHannu Lounento 	 * Remove first three ethaddr which may have been created by
8072850645cSHannu Lounento 	 * function process_vpd().
8082850645cSHannu Lounento 	 */
8092850645cSHannu Lounento 	for (i = 0; i < 3; ++i)
8102850645cSHannu Lounento 		remove_ethaddr_env_var(i);
811cf678b31SMartyn Welch 
812cf678b31SMartyn Welch 	return 0;
813cf678b31SMartyn Welch }
814cf678b31SMartyn Welch 
checkboard(void)815f9162b15SAkshay Bhat int checkboard(void)
816f9162b15SAkshay Bhat {
817f9162b15SAkshay Bhat 	printf("BOARD: %s\n", CONFIG_BOARD_NAME);
818f9162b15SAkshay Bhat 	return 0;
819f9162b15SAkshay Bhat }
8206c0e6b45SIan Ray 
do_backlight_enable(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])8216c0e6b45SIan Ray static int do_backlight_enable(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
8226c0e6b45SIan Ray {
8236c0e6b45SIan Ray #ifdef CONFIG_VIDEO_IPUV3
8246c0e6b45SIan Ray 	/* We need at least 200ms between power on and backlight on
8256c0e6b45SIan Ray 	 * as per specifications from CHI MEI */
8266c0e6b45SIan Ray 	mdelay(250);
8276c0e6b45SIan Ray 
8286c0e6b45SIan Ray 	/* enable backlight PWM 1 */
8296c0e6b45SIan Ray 	pwm_init(0, 0, 0);
8306c0e6b45SIan Ray 
8316c0e6b45SIan Ray 	/* duty cycle 5000000ns, period: 5000000ns */
8326c0e6b45SIan Ray 	pwm_config(0, 5000000, 5000000);
8336c0e6b45SIan Ray 
8346c0e6b45SIan Ray 	/* Backlight Power */
8356c0e6b45SIan Ray 	gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
8366c0e6b45SIan Ray 
8376c0e6b45SIan Ray 	pwm_enable(0);
8386c0e6b45SIan Ray #endif
8396c0e6b45SIan Ray 
8406c0e6b45SIan Ray 	return 0;
8416c0e6b45SIan Ray }
8426c0e6b45SIan Ray 
8436c0e6b45SIan Ray U_BOOT_CMD(
8446c0e6b45SIan Ray        bx50_backlight_enable, 1,      1,      do_backlight_enable,
8456c0e6b45SIan Ray        "enable Bx50 backlight",
8466c0e6b45SIan Ray        ""
8476c0e6b45SIan Ray );
848