1*15f05610SDirk Eibach #include <common.h>
2*15f05610SDirk Eibach #include <console.h> /* ctrlc */
3*15f05610SDirk Eibach #include <asm/io.h>
4*15f05610SDirk Eibach
5*15f05610SDirk Eibach #include "hydra.h"
6*15f05610SDirk Eibach
7*15f05610SDirk Eibach enum {
8*15f05610SDirk Eibach HWVER_100 = 0,
9*15f05610SDirk Eibach HWVER_110 = 1,
10*15f05610SDirk Eibach HWVER_120 = 2,
11*15f05610SDirk Eibach };
12*15f05610SDirk Eibach
13*15f05610SDirk Eibach static struct pci_device_id hydra_supported[] = {
14*15f05610SDirk Eibach { 0x6d5e, 0xcdc1 },
15*15f05610SDirk Eibach {}
16*15f05610SDirk Eibach };
17*15f05610SDirk Eibach
18*15f05610SDirk Eibach static struct ihs_fpga *fpga;
19*15f05610SDirk Eibach
get_fpga(void)20*15f05610SDirk Eibach struct ihs_fpga *get_fpga(void)
21*15f05610SDirk Eibach {
22*15f05610SDirk Eibach return fpga;
23*15f05610SDirk Eibach }
24*15f05610SDirk Eibach
print_hydra_version(uint index)25*15f05610SDirk Eibach void print_hydra_version(uint index)
26*15f05610SDirk Eibach {
27*15f05610SDirk Eibach u32 versions = readl(&fpga->versions);
28*15f05610SDirk Eibach u32 fpga_version = readl(&fpga->fpga_version);
29*15f05610SDirk Eibach
30*15f05610SDirk Eibach uint hardware_version = versions & 0xf;
31*15f05610SDirk Eibach
32*15f05610SDirk Eibach printf("FPGA%u: mapped to %p\n ", index, fpga);
33*15f05610SDirk Eibach
34*15f05610SDirk Eibach switch (hardware_version) {
35*15f05610SDirk Eibach case HWVER_100:
36*15f05610SDirk Eibach printf("HW-Ver 1.00\n");
37*15f05610SDirk Eibach break;
38*15f05610SDirk Eibach
39*15f05610SDirk Eibach case HWVER_110:
40*15f05610SDirk Eibach printf("HW-Ver 1.10\n");
41*15f05610SDirk Eibach break;
42*15f05610SDirk Eibach
43*15f05610SDirk Eibach case HWVER_120:
44*15f05610SDirk Eibach printf("HW-Ver 1.20\n");
45*15f05610SDirk Eibach break;
46*15f05610SDirk Eibach
47*15f05610SDirk Eibach default:
48*15f05610SDirk Eibach printf("HW-Ver %d(not supported)\n",
49*15f05610SDirk Eibach hardware_version);
50*15f05610SDirk Eibach break;
51*15f05610SDirk Eibach }
52*15f05610SDirk Eibach
53*15f05610SDirk Eibach printf(" FPGA V %d.%02d\n",
54*15f05610SDirk Eibach fpga_version / 100, fpga_version % 100);
55*15f05610SDirk Eibach }
56*15f05610SDirk Eibach
hydra_initialize(void)57*15f05610SDirk Eibach void hydra_initialize(void)
58*15f05610SDirk Eibach {
59*15f05610SDirk Eibach uint i;
60*15f05610SDirk Eibach pci_dev_t devno;
61*15f05610SDirk Eibach
62*15f05610SDirk Eibach /* Find and probe all the matching PCI devices */
63*15f05610SDirk Eibach for (i = 0; (devno = pci_find_devices(hydra_supported, i)) >= 0; i++) {
64*15f05610SDirk Eibach u32 val;
65*15f05610SDirk Eibach
66*15f05610SDirk Eibach /* Try to enable I/O accesses and bus-mastering */
67*15f05610SDirk Eibach val = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
68*15f05610SDirk Eibach pci_write_config_dword(devno, PCI_COMMAND, val);
69*15f05610SDirk Eibach
70*15f05610SDirk Eibach /* Make sure it worked */
71*15f05610SDirk Eibach pci_read_config_dword(devno, PCI_COMMAND, &val);
72*15f05610SDirk Eibach if (!(val & PCI_COMMAND_MEMORY)) {
73*15f05610SDirk Eibach puts("Can't enable I/O memory\n");
74*15f05610SDirk Eibach continue;
75*15f05610SDirk Eibach }
76*15f05610SDirk Eibach if (!(val & PCI_COMMAND_MASTER)) {
77*15f05610SDirk Eibach puts("Can't enable bus-mastering\n");
78*15f05610SDirk Eibach continue;
79*15f05610SDirk Eibach }
80*15f05610SDirk Eibach
81*15f05610SDirk Eibach /* read FPGA details */
82*15f05610SDirk Eibach fpga = pci_map_bar(devno, PCI_BASE_ADDRESS_0,
83*15f05610SDirk Eibach PCI_REGION_MEM);
84*15f05610SDirk Eibach
85*15f05610SDirk Eibach print_hydra_version(i);
86*15f05610SDirk Eibach }
87*15f05610SDirk Eibach }
88*15f05610SDirk Eibach
89*15f05610SDirk Eibach #define REFL_PATTERN (0xdededede)
90*15f05610SDirk Eibach #define REFL_PATTERN_INV (~REFL_PATTERN)
91*15f05610SDirk Eibach
do_hydrate(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])92*15f05610SDirk Eibach int do_hydrate(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
93*15f05610SDirk Eibach {
94*15f05610SDirk Eibach uint k = 0;
95*15f05610SDirk Eibach void __iomem *pcie2_base = (void __iomem *)(MVEBU_REG_PCIE_BASE +
96*15f05610SDirk Eibach 0x4000);
97*15f05610SDirk Eibach
98*15f05610SDirk Eibach if (!fpga)
99*15f05610SDirk Eibach return -1;
100*15f05610SDirk Eibach
101*15f05610SDirk Eibach while (1) {
102*15f05610SDirk Eibach u32 res;
103*15f05610SDirk Eibach
104*15f05610SDirk Eibach writel(REFL_PATTERN, &fpga->reflection_low);
105*15f05610SDirk Eibach res = readl(&fpga->reflection_low);
106*15f05610SDirk Eibach if (res != REFL_PATTERN_INV)
107*15f05610SDirk Eibach printf("round %u: read %08x, expected %08x\n",
108*15f05610SDirk Eibach k, res, REFL_PATTERN_INV);
109*15f05610SDirk Eibach writel(REFL_PATTERN_INV, &fpga->reflection_low);
110*15f05610SDirk Eibach res = readl(&fpga->reflection_low);
111*15f05610SDirk Eibach if (res != REFL_PATTERN)
112*15f05610SDirk Eibach printf("round %u: read %08x, expected %08x\n",
113*15f05610SDirk Eibach k, res, REFL_PATTERN);
114*15f05610SDirk Eibach
115*15f05610SDirk Eibach res = readl(pcie2_base + 0x118) & 0x1f;
116*15f05610SDirk Eibach if (res)
117*15f05610SDirk Eibach printf("FrstErrPtr %u\n", res);
118*15f05610SDirk Eibach res = readl(pcie2_base + 0x104);
119*15f05610SDirk Eibach if (res) {
120*15f05610SDirk Eibach printf("Uncorrectable Error Status 0x%08x\n", res);
121*15f05610SDirk Eibach writel(res, pcie2_base + 0x104);
122*15f05610SDirk Eibach }
123*15f05610SDirk Eibach
124*15f05610SDirk Eibach if (!(++k % 10000))
125*15f05610SDirk Eibach printf("round %u\n", k);
126*15f05610SDirk Eibach
127*15f05610SDirk Eibach if (ctrlc())
128*15f05610SDirk Eibach break;
129*15f05610SDirk Eibach }
130*15f05610SDirk Eibach
131*15f05610SDirk Eibach return 0;
132*15f05610SDirk Eibach }
133*15f05610SDirk Eibach
134*15f05610SDirk Eibach U_BOOT_CMD(
135*15f05610SDirk Eibach hydrate, 1, 0, do_hydrate,
136*15f05610SDirk Eibach "hydra reflection test",
137*15f05610SDirk Eibach "hydra reflection test"
138*15f05610SDirk Eibach );
139