xref: /openbmc/u-boot/board/freescale/t4rdb/eth.c (revision 0b2e13d9ccbe56e32dc674cf896b2fb55684368c)
1*0b2e13d9SChunhe Lan /*
2*0b2e13d9SChunhe Lan  * Copyright 2014 Freescale Semiconductor, Inc.
3*0b2e13d9SChunhe Lan  *
4*0b2e13d9SChunhe Lan  * Chunhe Lan <Chunhe.Lan@freescale.com>
5*0b2e13d9SChunhe Lan  *
6*0b2e13d9SChunhe Lan  * SPDX-License-Identifier:	GPL-2.0+
7*0b2e13d9SChunhe Lan  */
8*0b2e13d9SChunhe Lan 
9*0b2e13d9SChunhe Lan #include <common.h>
10*0b2e13d9SChunhe Lan #include <command.h>
11*0b2e13d9SChunhe Lan #include <netdev.h>
12*0b2e13d9SChunhe Lan #include <asm/mmu.h>
13*0b2e13d9SChunhe Lan #include <asm/processor.h>
14*0b2e13d9SChunhe Lan #include <asm/cache.h>
15*0b2e13d9SChunhe Lan #include <asm/immap_85xx.h>
16*0b2e13d9SChunhe Lan #include <asm/fsl_law.h>
17*0b2e13d9SChunhe Lan #include <fsl_ddr_sdram.h>
18*0b2e13d9SChunhe Lan #include <asm/fsl_serdes.h>
19*0b2e13d9SChunhe Lan #include <asm/fsl_portals.h>
20*0b2e13d9SChunhe Lan #include <asm/fsl_liodn.h>
21*0b2e13d9SChunhe Lan #include <malloc.h>
22*0b2e13d9SChunhe Lan #include <fm_eth.h>
23*0b2e13d9SChunhe Lan #include <fsl_mdio.h>
24*0b2e13d9SChunhe Lan #include <miiphy.h>
25*0b2e13d9SChunhe Lan #include <phy.h>
26*0b2e13d9SChunhe Lan #include <asm/fsl_dtsec.h>
27*0b2e13d9SChunhe Lan #include <asm/fsl_serdes.h>
28*0b2e13d9SChunhe Lan #include <hwconfig.h>
29*0b2e13d9SChunhe Lan 
30*0b2e13d9SChunhe Lan #include "../common/fman.h"
31*0b2e13d9SChunhe Lan #include "t4rdb.h"
32*0b2e13d9SChunhe Lan 
33*0b2e13d9SChunhe Lan void fdt_fixup_board_enet(void *fdt)
34*0b2e13d9SChunhe Lan {
35*0b2e13d9SChunhe Lan 	return;
36*0b2e13d9SChunhe Lan }
37*0b2e13d9SChunhe Lan 
38*0b2e13d9SChunhe Lan int board_eth_init(bd_t *bis)
39*0b2e13d9SChunhe Lan {
40*0b2e13d9SChunhe Lan #if defined(CONFIG_FMAN_ENET)
41*0b2e13d9SChunhe Lan 	int i, interface;
42*0b2e13d9SChunhe Lan 	struct memac_mdio_info dtsec_mdio_info;
43*0b2e13d9SChunhe Lan 	struct memac_mdio_info tgec_mdio_info;
44*0b2e13d9SChunhe Lan 	struct mii_dev *dev;
45*0b2e13d9SChunhe Lan 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
46*0b2e13d9SChunhe Lan 	u32 srds_prtcl_s1, srds_prtcl_s2;
47*0b2e13d9SChunhe Lan 
48*0b2e13d9SChunhe Lan 	srds_prtcl_s1 = in_be32(&gur->rcwsr[4]) &
49*0b2e13d9SChunhe Lan 				FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
50*0b2e13d9SChunhe Lan 	srds_prtcl_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
51*0b2e13d9SChunhe Lan 	srds_prtcl_s2 = in_be32(&gur->rcwsr[4]) &
52*0b2e13d9SChunhe Lan 				FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
53*0b2e13d9SChunhe Lan 	srds_prtcl_s2 >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
54*0b2e13d9SChunhe Lan 
55*0b2e13d9SChunhe Lan 	dtsec_mdio_info.regs =
56*0b2e13d9SChunhe Lan 		(struct memac_mdio_controller *)CONFIG_SYS_FM2_DTSEC_MDIO_ADDR;
57*0b2e13d9SChunhe Lan 
58*0b2e13d9SChunhe Lan 	dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
59*0b2e13d9SChunhe Lan 
60*0b2e13d9SChunhe Lan 	/* Register the 1G MDIO bus */
61*0b2e13d9SChunhe Lan 	fm_memac_mdio_init(bis, &dtsec_mdio_info);
62*0b2e13d9SChunhe Lan 
63*0b2e13d9SChunhe Lan 	tgec_mdio_info.regs =
64*0b2e13d9SChunhe Lan 		(struct memac_mdio_controller *)CONFIG_SYS_FM2_TGEC_MDIO_ADDR;
65*0b2e13d9SChunhe Lan 	tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
66*0b2e13d9SChunhe Lan 
67*0b2e13d9SChunhe Lan 	/* Register the 10G MDIO bus */
68*0b2e13d9SChunhe Lan 	fm_memac_mdio_init(bis, &tgec_mdio_info);
69*0b2e13d9SChunhe Lan 
70*0b2e13d9SChunhe Lan 	if (srds_prtcl_s1 == 28) {
71*0b2e13d9SChunhe Lan 		/* SGMII */
72*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM1_DTSEC1, SGMII_PHY_ADDR1);
73*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM1_DTSEC2, SGMII_PHY_ADDR2);
74*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM1_DTSEC3, SGMII_PHY_ADDR3);
75*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM1_DTSEC4, SGMII_PHY_ADDR4);
76*0b2e13d9SChunhe Lan 	} else {
77*0b2e13d9SChunhe Lan 		puts("Invalid SerDes1 protocol for T4240RDB\n");
78*0b2e13d9SChunhe Lan 	}
79*0b2e13d9SChunhe Lan 
80*0b2e13d9SChunhe Lan 	for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
81*0b2e13d9SChunhe Lan 		interface = fm_info_get_enet_if(i);
82*0b2e13d9SChunhe Lan 		switch (interface) {
83*0b2e13d9SChunhe Lan 		case PHY_INTERFACE_MODE_SGMII:
84*0b2e13d9SChunhe Lan 			dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
85*0b2e13d9SChunhe Lan 			fm_info_set_mdio(i, dev);
86*0b2e13d9SChunhe Lan 			break;
87*0b2e13d9SChunhe Lan 		default:
88*0b2e13d9SChunhe Lan 			break;
89*0b2e13d9SChunhe Lan 		}
90*0b2e13d9SChunhe Lan 	}
91*0b2e13d9SChunhe Lan 
92*0b2e13d9SChunhe Lan 	for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
93*0b2e13d9SChunhe Lan 		switch (fm_info_get_enet_if(i)) {
94*0b2e13d9SChunhe Lan 		case PHY_INTERFACE_MODE_XGMII:
95*0b2e13d9SChunhe Lan 			dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
96*0b2e13d9SChunhe Lan 			fm_info_set_mdio(i, dev);
97*0b2e13d9SChunhe Lan 			break;
98*0b2e13d9SChunhe Lan 		default:
99*0b2e13d9SChunhe Lan 			break;
100*0b2e13d9SChunhe Lan 		}
101*0b2e13d9SChunhe Lan 	}
102*0b2e13d9SChunhe Lan 
103*0b2e13d9SChunhe Lan #if (CONFIG_SYS_NUM_FMAN == 2)
104*0b2e13d9SChunhe Lan 	if (srds_prtcl_s2 == 56) {
105*0b2e13d9SChunhe Lan 		/* SGMII && XFI */
106*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM2_DTSEC1, SGMII_PHY_ADDR5);
107*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM2_DTSEC2, SGMII_PHY_ADDR6);
108*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM2_DTSEC3, SGMII_PHY_ADDR7);
109*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM2_DTSEC4, SGMII_PHY_ADDR8);
110*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM1_10GEC1, FM1_10GEC1_PHY_ADDR);
111*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM1_10GEC2, FM1_10GEC2_PHY_ADDR);
112*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM2_10GEC1, FM2_10GEC2_PHY_ADDR);
113*0b2e13d9SChunhe Lan 		fm_info_set_phy_address(FM2_10GEC2, FM2_10GEC1_PHY_ADDR);
114*0b2e13d9SChunhe Lan 	} else {
115*0b2e13d9SChunhe Lan 		puts("Invalid SerDes2 protocol for T4240RDB\n");
116*0b2e13d9SChunhe Lan 	}
117*0b2e13d9SChunhe Lan 
118*0b2e13d9SChunhe Lan 	for (i = FM2_DTSEC1; i < FM2_DTSEC1 + CONFIG_SYS_NUM_FM2_DTSEC; i++) {
119*0b2e13d9SChunhe Lan 		interface = fm_info_get_enet_if(i);
120*0b2e13d9SChunhe Lan 		switch (interface) {
121*0b2e13d9SChunhe Lan 		case PHY_INTERFACE_MODE_SGMII:
122*0b2e13d9SChunhe Lan 			dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
123*0b2e13d9SChunhe Lan 			fm_info_set_mdio(i, dev);
124*0b2e13d9SChunhe Lan 			break;
125*0b2e13d9SChunhe Lan 		default:
126*0b2e13d9SChunhe Lan 			break;
127*0b2e13d9SChunhe Lan 		}
128*0b2e13d9SChunhe Lan 	}
129*0b2e13d9SChunhe Lan 
130*0b2e13d9SChunhe Lan 	for (i = FM2_10GEC1; i < FM2_10GEC1 + CONFIG_SYS_NUM_FM2_10GEC; i++) {
131*0b2e13d9SChunhe Lan 		switch (fm_info_get_enet_if(i)) {
132*0b2e13d9SChunhe Lan 		case PHY_INTERFACE_MODE_XGMII:
133*0b2e13d9SChunhe Lan 			dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
134*0b2e13d9SChunhe Lan 			fm_info_set_mdio(i, dev);
135*0b2e13d9SChunhe Lan 			break;
136*0b2e13d9SChunhe Lan 		default:
137*0b2e13d9SChunhe Lan 			break;
138*0b2e13d9SChunhe Lan 		}
139*0b2e13d9SChunhe Lan 	}
140*0b2e13d9SChunhe Lan #endif /* CONFIG_SYS_NUM_FMAN */
141*0b2e13d9SChunhe Lan 
142*0b2e13d9SChunhe Lan 	cpu_eth_init(bis);
143*0b2e13d9SChunhe Lan #endif /* CONFIG_FMAN_ENET */
144*0b2e13d9SChunhe Lan 
145*0b2e13d9SChunhe Lan 	return pci_eth_init(bis);
146*0b2e13d9SChunhe Lan }
147