xref: /openbmc/u-boot/board/freescale/t4rdb/ddr.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
20b2e13d9SChunhe Lan /*
30b2e13d9SChunhe Lan  * Copyright 2014 Freescale Semiconductor, Inc.
40b2e13d9SChunhe Lan  */
50b2e13d9SChunhe Lan 
60b2e13d9SChunhe Lan #include <common.h>
70b2e13d9SChunhe Lan #include <i2c.h>
80b2e13d9SChunhe Lan #include <hwconfig.h>
90b2e13d9SChunhe Lan #include <asm/mmu.h>
100b2e13d9SChunhe Lan #include <fsl_ddr_sdram.h>
110b2e13d9SChunhe Lan #include <fsl_ddr_dimm_params.h>
120b2e13d9SChunhe Lan #include <asm/fsl_law.h>
130b2e13d9SChunhe Lan #include "ddr.h"
140b2e13d9SChunhe Lan 
150b2e13d9SChunhe Lan DECLARE_GLOBAL_DATA_PTR;
160b2e13d9SChunhe Lan 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)170b2e13d9SChunhe Lan void fsl_ddr_board_options(memctl_options_t *popts,
180b2e13d9SChunhe Lan 				dimm_params_t *pdimm,
190b2e13d9SChunhe Lan 				unsigned int ctrl_num)
200b2e13d9SChunhe Lan {
210b2e13d9SChunhe Lan 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
220b2e13d9SChunhe Lan 	ulong ddr_freq;
230b2e13d9SChunhe Lan 
240b2e13d9SChunhe Lan 	if (ctrl_num > 2) {
250b2e13d9SChunhe Lan 		printf("Not supported controller number %d\n", ctrl_num);
260b2e13d9SChunhe Lan 		return;
270b2e13d9SChunhe Lan 	}
280b2e13d9SChunhe Lan 	if (!pdimm->n_ranks)
290b2e13d9SChunhe Lan 		return;
300b2e13d9SChunhe Lan 
310b2e13d9SChunhe Lan 	/*
320b2e13d9SChunhe Lan 	 * we use identical timing for all slots. If needed, change the code
330b2e13d9SChunhe Lan 	 * to  pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
340b2e13d9SChunhe Lan 	 */
350b2e13d9SChunhe Lan 	if (popts->registered_dimm_en)
360b2e13d9SChunhe Lan 		pbsp = rdimms[0];
370b2e13d9SChunhe Lan 	else
380b2e13d9SChunhe Lan 		pbsp = udimms[0];
390b2e13d9SChunhe Lan 
400b2e13d9SChunhe Lan 
410b2e13d9SChunhe Lan 	/* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
420b2e13d9SChunhe Lan 	 * freqency and n_banks specified in board_specific_parameters table.
430b2e13d9SChunhe Lan 	 */
440b2e13d9SChunhe Lan 	ddr_freq = get_ddr_freq(0) / 1000000;
450b2e13d9SChunhe Lan 	while (pbsp->datarate_mhz_high) {
460b2e13d9SChunhe Lan 		if (pbsp->n_ranks == pdimm->n_ranks &&
470b2e13d9SChunhe Lan 		    (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
480b2e13d9SChunhe Lan 			if (ddr_freq <= pbsp->datarate_mhz_high) {
490b2e13d9SChunhe Lan 				popts->clk_adjust = pbsp->clk_adjust;
500b2e13d9SChunhe Lan 				popts->wrlvl_start = pbsp->wrlvl_start;
510b2e13d9SChunhe Lan 				popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
520b2e13d9SChunhe Lan 				popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
530b2e13d9SChunhe Lan 				goto found;
540b2e13d9SChunhe Lan 			}
550b2e13d9SChunhe Lan 			pbsp_highest = pbsp;
560b2e13d9SChunhe Lan 		}
570b2e13d9SChunhe Lan 		pbsp++;
580b2e13d9SChunhe Lan 	}
590b2e13d9SChunhe Lan 
600b2e13d9SChunhe Lan 	if (pbsp_highest) {
610b2e13d9SChunhe Lan 		printf("Error: board specific timing not found for data\n"
620b2e13d9SChunhe Lan 			"rate %lu MT/s\n"
630b2e13d9SChunhe Lan 			"Trying to use the highest speed (%u) parameters\n",
640b2e13d9SChunhe Lan 			ddr_freq, pbsp_highest->datarate_mhz_high);
650b2e13d9SChunhe Lan 		popts->clk_adjust = pbsp_highest->clk_adjust;
660b2e13d9SChunhe Lan 		popts->wrlvl_start = pbsp_highest->wrlvl_start;
670b2e13d9SChunhe Lan 		popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
680b2e13d9SChunhe Lan 		popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
690b2e13d9SChunhe Lan 	} else {
700b2e13d9SChunhe Lan 		panic("DIMM is not supported by this board");
710b2e13d9SChunhe Lan 	}
720b2e13d9SChunhe Lan found:
730b2e13d9SChunhe Lan 	debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
740b2e13d9SChunhe Lan 		"\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x,\n"
750b2e13d9SChunhe Lan 		"wrlvl_ctrl_3 0x%x\n",
760b2e13d9SChunhe Lan 		pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
770b2e13d9SChunhe Lan 		pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
780b2e13d9SChunhe Lan 		pbsp->wrlvl_ctl_3);
790b2e13d9SChunhe Lan 
800b2e13d9SChunhe Lan 	/*
810b2e13d9SChunhe Lan 	 * Factors to consider for half-strength driver enable:
820b2e13d9SChunhe Lan 	 *	- number of DIMMs installed
830b2e13d9SChunhe Lan 	 */
840b2e13d9SChunhe Lan 	popts->half_strength_driver_enable = 0;
850b2e13d9SChunhe Lan 	/*
860b2e13d9SChunhe Lan 	 * Write leveling override
870b2e13d9SChunhe Lan 	 */
880b2e13d9SChunhe Lan 	popts->wrlvl_override = 1;
890b2e13d9SChunhe Lan 	popts->wrlvl_sample = 0xf;
900b2e13d9SChunhe Lan 
910b2e13d9SChunhe Lan 	/*
920b2e13d9SChunhe Lan 	 * Rtt and Rtt_WR override
930b2e13d9SChunhe Lan 	 */
940b2e13d9SChunhe Lan 	popts->rtt_override = 0;
950b2e13d9SChunhe Lan 
960b2e13d9SChunhe Lan 	/* Enable ZQ calibration */
970b2e13d9SChunhe Lan 	popts->zq_en = 1;
980b2e13d9SChunhe Lan 
990b2e13d9SChunhe Lan 	/* DHC_EN =1, ODT = 75 Ohm */
1000b2e13d9SChunhe Lan 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
1010b2e13d9SChunhe Lan 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
10290101386SShengzhou Liu 
10390101386SShengzhou Liu 	/* optimize cpo for erratum A-009942 */
10490101386SShengzhou Liu 	popts->cpo_sample = 0x64;
1050b2e13d9SChunhe Lan }
1060b2e13d9SChunhe Lan 
dram_init(void)107f1683aa7SSimon Glass int dram_init(void)
1080b2e13d9SChunhe Lan {
1090b2e13d9SChunhe Lan 	phys_size_t dram_size;
1100b2e13d9SChunhe Lan 
1110b2e13d9SChunhe Lan 	puts("Initializing....using SPD\n");
1120b2e13d9SChunhe Lan 
113373762c3SChunhe Lan #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
1140b2e13d9SChunhe Lan 	dram_size = fsl_ddr_sdram();
115373762c3SChunhe Lan #else
116373762c3SChunhe Lan 	/* DDR has been initialised by first stage boot loader */
117373762c3SChunhe Lan 	dram_size = fsl_ddr_sdram_size();
118373762c3SChunhe Lan #endif
11953499282SShengzhou Liu 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
12053499282SShengzhou Liu 	dram_size *= 0x100000;
1210b2e13d9SChunhe Lan 
122088454cdSSimon Glass 	gd->ram_size = dram_size;
123088454cdSSimon Glass 
124088454cdSSimon Glass 	return 0;
1250b2e13d9SChunhe Lan }
126