1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
2ee52b188SYork Sun /*
3ee52b188SYork Sun * Copyright 2012 Freescale Semiconductor, Inc.
4ee52b188SYork Sun */
5ee52b188SYork Sun
6ee52b188SYork Sun #include <common.h>
7ee52b188SYork Sun #include <i2c.h>
8ee52b188SYork Sun #include <hwconfig.h>
9ee52b188SYork Sun #include <asm/mmu.h>
105614e71bSYork Sun #include <fsl_ddr_sdram.h>
115614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
12ee52b188SYork Sun #include <asm/fsl_law.h>
131cb19fbbSYork Sun #include "ddr.h"
14ee52b188SYork Sun
15ee52b188SYork Sun DECLARE_GLOBAL_DATA_PTR;
16ee52b188SYork Sun
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)17ee52b188SYork Sun void fsl_ddr_board_options(memctl_options_t *popts,
18ee52b188SYork Sun dimm_params_t *pdimm,
19ee52b188SYork Sun unsigned int ctrl_num)
20ee52b188SYork Sun {
21ee52b188SYork Sun const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
22ee52b188SYork Sun ulong ddr_freq;
23ee52b188SYork Sun
24ee52b188SYork Sun if (ctrl_num > 2) {
25ee52b188SYork Sun printf("Not supported controller number %d\n", ctrl_num);
26ee52b188SYork Sun return;
27ee52b188SYork Sun }
28ee52b188SYork Sun if (!pdimm->n_ranks)
29ee52b188SYork Sun return;
30ee52b188SYork Sun
31ee52b188SYork Sun /*
32ee52b188SYork Sun * we use identical timing for all slots. If needed, change the code
33ee52b188SYork Sun * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
34ee52b188SYork Sun */
35ee52b188SYork Sun if (popts->registered_dimm_en)
36ee52b188SYork Sun pbsp = rdimms[0];
37ee52b188SYork Sun else
38ee52b188SYork Sun pbsp = udimms[0];
39ee52b188SYork Sun
40ee52b188SYork Sun
41ee52b188SYork Sun /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
42ee52b188SYork Sun * freqency and n_banks specified in board_specific_parameters table.
43ee52b188SYork Sun */
44ee52b188SYork Sun ddr_freq = get_ddr_freq(0) / 1000000;
45ee52b188SYork Sun while (pbsp->datarate_mhz_high) {
46054dfd9bSYork Sun if (pbsp->n_ranks == pdimm->n_ranks &&
47054dfd9bSYork Sun (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
48ee52b188SYork Sun if (ddr_freq <= pbsp->datarate_mhz_high) {
49ee52b188SYork Sun popts->cpo_override = pbsp->cpo;
50ee52b188SYork Sun popts->write_data_delay =
51ee52b188SYork Sun pbsp->write_data_delay;
52ee52b188SYork Sun popts->clk_adjust = pbsp->clk_adjust;
53ee52b188SYork Sun popts->wrlvl_start = pbsp->wrlvl_start;
54ee52b188SYork Sun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
55ee52b188SYork Sun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
560dd38a35SPriyanka Jain popts->twot_en = pbsp->force_2t;
57ee52b188SYork Sun goto found;
58ee52b188SYork Sun }
59ee52b188SYork Sun pbsp_highest = pbsp;
60ee52b188SYork Sun }
61ee52b188SYork Sun pbsp++;
62ee52b188SYork Sun }
63ee52b188SYork Sun
64ee52b188SYork Sun if (pbsp_highest) {
65ee52b188SYork Sun printf("Error: board specific timing not found "
66ee52b188SYork Sun "for data rate %lu MT/s\n"
67ee52b188SYork Sun "Trying to use the highest speed (%u) parameters\n",
68ee52b188SYork Sun ddr_freq, pbsp_highest->datarate_mhz_high);
69ee52b188SYork Sun popts->cpo_override = pbsp_highest->cpo;
70ee52b188SYork Sun popts->write_data_delay = pbsp_highest->write_data_delay;
71ee52b188SYork Sun popts->clk_adjust = pbsp_highest->clk_adjust;
72ee52b188SYork Sun popts->wrlvl_start = pbsp_highest->wrlvl_start;
73ee52b188SYork Sun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
74ee52b188SYork Sun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
750dd38a35SPriyanka Jain popts->twot_en = pbsp_highest->force_2t;
76ee52b188SYork Sun } else {
77ee52b188SYork Sun panic("DIMM is not supported by this board");
78ee52b188SYork Sun }
79ee52b188SYork Sun found:
80054dfd9bSYork Sun debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
81054dfd9bSYork Sun "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
82054dfd9bSYork Sun "wrlvl_ctrl_3 0x%x\n",
83054dfd9bSYork Sun pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
84054dfd9bSYork Sun pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
85054dfd9bSYork Sun pbsp->wrlvl_ctl_3);
86054dfd9bSYork Sun
87ee52b188SYork Sun /*
88ee52b188SYork Sun * Factors to consider for half-strength driver enable:
89ee52b188SYork Sun * - number of DIMMs installed
90ee52b188SYork Sun */
91ee52b188SYork Sun popts->half_strength_driver_enable = 0;
92ee52b188SYork Sun /*
93ee52b188SYork Sun * Write leveling override
94ee52b188SYork Sun */
95ee52b188SYork Sun popts->wrlvl_override = 1;
96ee52b188SYork Sun popts->wrlvl_sample = 0xf;
97ee52b188SYork Sun
98ee52b188SYork Sun /*
99ee52b188SYork Sun * Rtt and Rtt_WR override
100ee52b188SYork Sun */
101ee52b188SYork Sun popts->rtt_override = 0;
102ee52b188SYork Sun
103ee52b188SYork Sun /* Enable ZQ calibration */
104ee52b188SYork Sun popts->zq_en = 1;
105ee52b188SYork Sun
106ee52b188SYork Sun /* DHC_EN =1, ODT = 75 Ohm */
107ee52b188SYork Sun popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
108ee52b188SYork Sun popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
10990101386SShengzhou Liu
11090101386SShengzhou Liu /* optimize cpo for erratum A-009942 */
11190101386SShengzhou Liu popts->cpo_sample = 0x63;
112ee52b188SYork Sun }
113ee52b188SYork Sun
dram_init(void)114f1683aa7SSimon Glass int dram_init(void)
115ee52b188SYork Sun {
116ee52b188SYork Sun phys_size_t dram_size;
117ee52b188SYork Sun
118ee52b188SYork Sun puts("Initializing....using SPD\n");
119ee52b188SYork Sun
120b6036993SShaohui Xie #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
121ee52b188SYork Sun dram_size = fsl_ddr_sdram();
122b6036993SShaohui Xie #else
123b6036993SShaohui Xie /* DDR has been initialised by first stage boot loader */
124b6036993SShaohui Xie dram_size = fsl_ddr_sdram_size();
125b6036993SShaohui Xie #endif
12653499282SShengzhou Liu dram_size = setup_ddr_tlbs(dram_size / 0x100000);
12753499282SShengzhou Liu dram_size *= 0x100000;
12853499282SShengzhou Liu
129088454cdSSimon Glass gd->ram_size = dram_size;
130088454cdSSimon Glass
131088454cdSSimon Glass return 0;
132ee52b188SYork Sun }
133