1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
2254887a5SShengzhou Liu /*
3254887a5SShengzhou Liu * Copyright 2013 Freescale Semiconductor, Inc.
4254887a5SShengzhou Liu */
5254887a5SShengzhou Liu
6254887a5SShengzhou Liu #include <common.h>
7254887a5SShengzhou Liu #include <i2c.h>
8254887a5SShengzhou Liu #include <hwconfig.h>
9254887a5SShengzhou Liu #include <asm/mmu.h>
10254887a5SShengzhou Liu #include <fsl_ddr_sdram.h>
11254887a5SShengzhou Liu #include <fsl_ddr_dimm_params.h>
12254887a5SShengzhou Liu #include <asm/fsl_law.h>
13254887a5SShengzhou Liu #include "ddr.h"
14254887a5SShengzhou Liu
15254887a5SShengzhou Liu DECLARE_GLOBAL_DATA_PTR;
16254887a5SShengzhou Liu
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)17254887a5SShengzhou Liu void fsl_ddr_board_options(memctl_options_t *popts,
18254887a5SShengzhou Liu dimm_params_t *pdimm,
19254887a5SShengzhou Liu unsigned int ctrl_num)
20254887a5SShengzhou Liu {
21254887a5SShengzhou Liu const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
22254887a5SShengzhou Liu ulong ddr_freq;
23254887a5SShengzhou Liu
24254887a5SShengzhou Liu if (ctrl_num > 1) {
25254887a5SShengzhou Liu printf("Not supported controller number %d\n", ctrl_num);
26254887a5SShengzhou Liu return;
27254887a5SShengzhou Liu }
28254887a5SShengzhou Liu if (!pdimm->n_ranks)
29254887a5SShengzhou Liu return;
30254887a5SShengzhou Liu
31254887a5SShengzhou Liu /*
32254887a5SShengzhou Liu * we use identical timing for all slots. If needed, change the code
33254887a5SShengzhou Liu * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
34254887a5SShengzhou Liu */
35254887a5SShengzhou Liu if (popts->registered_dimm_en)
36254887a5SShengzhou Liu pbsp = rdimms[0];
37254887a5SShengzhou Liu else
38254887a5SShengzhou Liu pbsp = udimms[0];
39254887a5SShengzhou Liu
40254887a5SShengzhou Liu /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
41254887a5SShengzhou Liu * freqency and n_banks specified in board_specific_parameters table.
42254887a5SShengzhou Liu */
43254887a5SShengzhou Liu ddr_freq = get_ddr_freq(0) / 1000000;
44254887a5SShengzhou Liu while (pbsp->datarate_mhz_high) {
45254887a5SShengzhou Liu if (pbsp->n_ranks == pdimm->n_ranks &&
46254887a5SShengzhou Liu (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
47254887a5SShengzhou Liu if (ddr_freq <= pbsp->datarate_mhz_high) {
48254887a5SShengzhou Liu popts->clk_adjust = pbsp->clk_adjust;
49254887a5SShengzhou Liu popts->wrlvl_start = pbsp->wrlvl_start;
50254887a5SShengzhou Liu popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
51254887a5SShengzhou Liu popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
52254887a5SShengzhou Liu goto found;
53254887a5SShengzhou Liu }
54254887a5SShengzhou Liu pbsp_highest = pbsp;
55254887a5SShengzhou Liu }
56254887a5SShengzhou Liu pbsp++;
57254887a5SShengzhou Liu }
58254887a5SShengzhou Liu
59254887a5SShengzhou Liu if (pbsp_highest) {
60254887a5SShengzhou Liu printf("Error: board specific timing not found");
61254887a5SShengzhou Liu printf("for data rate %lu MT/s\n", ddr_freq);
62254887a5SShengzhou Liu printf("Trying to use the highest speed (%u) parameters\n",
63254887a5SShengzhou Liu pbsp_highest->datarate_mhz_high);
64254887a5SShengzhou Liu popts->clk_adjust = pbsp_highest->clk_adjust;
65254887a5SShengzhou Liu popts->wrlvl_start = pbsp_highest->wrlvl_start;
66254887a5SShengzhou Liu popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
67254887a5SShengzhou Liu popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
68254887a5SShengzhou Liu } else {
69254887a5SShengzhou Liu panic("DIMM is not supported by this board");
70254887a5SShengzhou Liu }
71254887a5SShengzhou Liu found:
72254887a5SShengzhou Liu debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
73254887a5SShengzhou Liu "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
74254887a5SShengzhou Liu "wrlvl_ctrl_3 0x%x\n",
75254887a5SShengzhou Liu pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
76254887a5SShengzhou Liu pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
77254887a5SShengzhou Liu pbsp->wrlvl_ctl_3);
78254887a5SShengzhou Liu
79254887a5SShengzhou Liu /*
80254887a5SShengzhou Liu * Factors to consider for half-strength driver enable:
81254887a5SShengzhou Liu * - number of DIMMs installed
82254887a5SShengzhou Liu */
83254887a5SShengzhou Liu popts->half_strength_driver_enable = 0;
84254887a5SShengzhou Liu /*
85254887a5SShengzhou Liu * Write leveling override
86254887a5SShengzhou Liu */
87254887a5SShengzhou Liu popts->wrlvl_override = 1;
88254887a5SShengzhou Liu popts->wrlvl_sample = 0xf;
89254887a5SShengzhou Liu
90254887a5SShengzhou Liu /*
91254887a5SShengzhou Liu * Rtt and Rtt_WR override
92254887a5SShengzhou Liu */
93254887a5SShengzhou Liu popts->rtt_override = 0;
94254887a5SShengzhou Liu
95254887a5SShengzhou Liu /* Enable ZQ calibration */
96254887a5SShengzhou Liu popts->zq_en = 1;
97254887a5SShengzhou Liu
98254887a5SShengzhou Liu /* DHC_EN =1, ODT = 75 Ohm */
99254887a5SShengzhou Liu popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
100254887a5SShengzhou Liu popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
10190101386SShengzhou Liu
10290101386SShengzhou Liu /* optimize cpo for erratum A-009942 */
10390101386SShengzhou Liu popts->cpo_sample = 0x64;
104254887a5SShengzhou Liu }
105254887a5SShengzhou Liu
dram_init(void)106f1683aa7SSimon Glass int dram_init(void)
107254887a5SShengzhou Liu {
108254887a5SShengzhou Liu phys_size_t dram_size;
109254887a5SShengzhou Liu
110b19e288fSShengzhou Liu #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
111254887a5SShengzhou Liu puts("Initializing....using SPD\n");
112254887a5SShengzhou Liu dram_size = fsl_ddr_sdram();
113b19e288fSShengzhou Liu #else
114b19e288fSShengzhou Liu /* DDR has been initialised by first stage boot loader */
115b19e288fSShengzhou Liu dram_size = fsl_ddr_sdram_size();
116b19e288fSShengzhou Liu #endif
11753499282SShengzhou Liu dram_size = setup_ddr_tlbs(dram_size / 0x100000);
11853499282SShengzhou Liu dram_size *= 0x100000;
119254887a5SShengzhou Liu
120088454cdSSimon Glass gd->ram_size = dram_size;
121088454cdSSimon Glass
122088454cdSSimon Glass return 0;
123254887a5SShengzhou Liu }
124