1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
248c6f328SShengzhou Liu /* Copyright 2014 Freescale Semiconductor, Inc.
348c6f328SShengzhou Liu */
448c6f328SShengzhou Liu
548c6f328SShengzhou Liu #include <common.h>
624b852a7SSimon Glass #include <console.h>
7203e94f6SSimon Glass #include <environment.h>
848c6f328SShengzhou Liu #include <malloc.h>
948c6f328SShengzhou Liu #include <ns16550.h>
1048c6f328SShengzhou Liu #include <nand.h>
1148c6f328SShengzhou Liu #include <i2c.h>
1248c6f328SShengzhou Liu #include <mmc.h>
1348c6f328SShengzhou Liu #include <fsl_esdhc.h>
1448c6f328SShengzhou Liu #include <spi_flash.h>
15f49b8c1bStang yuantian #include "../common/sleep.h"
16ea022a37SSimon Glass #include "../common/spl.h"
1748c6f328SShengzhou Liu
1848c6f328SShengzhou Liu DECLARE_GLOBAL_DATA_PTR;
1948c6f328SShengzhou Liu
get_effective_memsize(void)2048c6f328SShengzhou Liu phys_size_t get_effective_memsize(void)
2148c6f328SShengzhou Liu {
2248c6f328SShengzhou Liu return CONFIG_SYS_L3_SIZE;
2348c6f328SShengzhou Liu }
2448c6f328SShengzhou Liu
get_board_sys_clk(void)2548c6f328SShengzhou Liu unsigned long get_board_sys_clk(void)
2648c6f328SShengzhou Liu {
2748c6f328SShengzhou Liu return CONFIG_SYS_CLK_FREQ;
2848c6f328SShengzhou Liu }
2948c6f328SShengzhou Liu
get_board_ddr_clk(void)3048c6f328SShengzhou Liu unsigned long get_board_ddr_clk(void)
3148c6f328SShengzhou Liu {
3248c6f328SShengzhou Liu return CONFIG_DDR_CLK_FREQ;
3348c6f328SShengzhou Liu }
3448c6f328SShengzhou Liu
35e04dd12bSShengzhou Liu #if defined(CONFIG_SPL_MMC_BOOT)
36e04dd12bSShengzhou Liu #define GPIO1_SD_SEL 0x00020000
board_mmc_getcd(struct mmc * mmc)37e04dd12bSShengzhou Liu int board_mmc_getcd(struct mmc *mmc)
38e04dd12bSShengzhou Liu {
39e04dd12bSShengzhou Liu ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
40e04dd12bSShengzhou Liu u32 val = in_be32(&pgpio->gpdat);
41e04dd12bSShengzhou Liu
42e04dd12bSShengzhou Liu /* GPIO1_14, 0: eMMC, 1: SD */
43e04dd12bSShengzhou Liu val &= GPIO1_SD_SEL;
44e04dd12bSShengzhou Liu
45e04dd12bSShengzhou Liu return val ? -1 : 1;
46e04dd12bSShengzhou Liu }
47e04dd12bSShengzhou Liu
board_mmc_getwp(struct mmc * mmc)48e04dd12bSShengzhou Liu int board_mmc_getwp(struct mmc *mmc)
49e04dd12bSShengzhou Liu {
50e04dd12bSShengzhou Liu ccsr_gpio_t __iomem *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
51e04dd12bSShengzhou Liu u32 val = in_be32(&pgpio->gpdat);
52e04dd12bSShengzhou Liu
53e04dd12bSShengzhou Liu val &= GPIO1_SD_SEL;
54e04dd12bSShengzhou Liu
55e04dd12bSShengzhou Liu return val ? -1 : 0;
56e04dd12bSShengzhou Liu }
57e04dd12bSShengzhou Liu #endif
58e04dd12bSShengzhou Liu
board_init_f(ulong bootflag)5948c6f328SShengzhou Liu void board_init_f(ulong bootflag)
6048c6f328SShengzhou Liu {
6148c6f328SShengzhou Liu u32 plat_ratio, sys_clk, ccb_clk;
6248c6f328SShengzhou Liu ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
6348c6f328SShengzhou Liu
6448c6f328SShengzhou Liu /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
6548c6f328SShengzhou Liu memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
6648c6f328SShengzhou Liu
6748c6f328SShengzhou Liu /* Update GD pointer */
6848c6f328SShengzhou Liu gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
6948c6f328SShengzhou Liu
7048c6f328SShengzhou Liu console_init_f();
7148c6f328SShengzhou Liu
72f49b8c1bStang yuantian #ifdef CONFIG_DEEP_SLEEP
73f49b8c1bStang yuantian /* disable the console if boot from deep sleep */
74f49b8c1bStang yuantian if (is_warm_boot())
75f49b8c1bStang yuantian fsl_dp_disable_console();
76f49b8c1bStang yuantian #endif
77f49b8c1bStang yuantian
7848c6f328SShengzhou Liu /* initialize selected port with appropriate baud rate */
7948c6f328SShengzhou Liu sys_clk = get_board_sys_clk();
8048c6f328SShengzhou Liu plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
8148c6f328SShengzhou Liu ccb_clk = sys_clk * plat_ratio / 2;
8248c6f328SShengzhou Liu
8348c6f328SShengzhou Liu NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
8448c6f328SShengzhou Liu ccb_clk / 16 / CONFIG_BAUDRATE);
8548c6f328SShengzhou Liu
8648c6f328SShengzhou Liu #if defined(CONFIG_SPL_MMC_BOOT)
8748c6f328SShengzhou Liu puts("\nSD boot...\n");
8848c6f328SShengzhou Liu #elif defined(CONFIG_SPL_SPI_BOOT)
8948c6f328SShengzhou Liu puts("\nSPI boot...\n");
9048c6f328SShengzhou Liu #elif defined(CONFIG_SPL_NAND_BOOT)
9148c6f328SShengzhou Liu puts("\nNAND boot...\n");
9248c6f328SShengzhou Liu #endif
9348c6f328SShengzhou Liu
9448c6f328SShengzhou Liu relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
9548c6f328SShengzhou Liu }
9648c6f328SShengzhou Liu
board_init_r(gd_t * gd,ulong dest_addr)9748c6f328SShengzhou Liu void board_init_r(gd_t *gd, ulong dest_addr)
9848c6f328SShengzhou Liu {
9948c6f328SShengzhou Liu bd_t *bd;
10048c6f328SShengzhou Liu
10148c6f328SShengzhou Liu bd = (bd_t *)(gd + sizeof(gd_t));
10248c6f328SShengzhou Liu memset(bd, 0, sizeof(bd_t));
10348c6f328SShengzhou Liu gd->bd = bd;
10448c6f328SShengzhou Liu bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
10548c6f328SShengzhou Liu bd->bi_memsize = CONFIG_SYS_L3_SIZE;
10648c6f328SShengzhou Liu
107cbcbf71bSSimon Glass arch_cpu_init();
10848c6f328SShengzhou Liu get_clocks();
10948c6f328SShengzhou Liu mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
11048c6f328SShengzhou Liu CONFIG_SPL_RELOC_MALLOC_SIZE);
111ed4708aaSSumit Garg gd->flags |= GD_FLG_FULL_MALLOC_INIT;
11248c6f328SShengzhou Liu
11348c6f328SShengzhou Liu #ifdef CONFIG_SPL_NAND_BOOT
11448c6f328SShengzhou Liu nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
11548c6f328SShengzhou Liu (uchar *)CONFIG_ENV_ADDR);
11648c6f328SShengzhou Liu #endif
11748c6f328SShengzhou Liu #ifdef CONFIG_SPL_MMC_BOOT
11848c6f328SShengzhou Liu mmc_initialize(bd);
11948c6f328SShengzhou Liu mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
12048c6f328SShengzhou Liu (uchar *)CONFIG_ENV_ADDR);
12148c6f328SShengzhou Liu #endif
12248c6f328SShengzhou Liu #ifdef CONFIG_SPL_SPI_BOOT
123ea022a37SSimon Glass fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
12448c6f328SShengzhou Liu (uchar *)CONFIG_ENV_ADDR);
12548c6f328SShengzhou Liu #endif
12648c6f328SShengzhou Liu
12748c6f328SShengzhou Liu gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
128203e94f6SSimon Glass gd->env_valid = ENV_VALID;
12948c6f328SShengzhou Liu
13048c6f328SShengzhou Liu i2c_init_all();
13148c6f328SShengzhou Liu
132f1683aa7SSimon Glass dram_init();
13348c6f328SShengzhou Liu
13448c6f328SShengzhou Liu #ifdef CONFIG_SPL_MMC_BOOT
13548c6f328SShengzhou Liu mmc_boot();
13648c6f328SShengzhou Liu #elif defined(CONFIG_SPL_SPI_BOOT)
137ea022a37SSimon Glass fsl_spi_boot();
13848c6f328SShengzhou Liu #elif defined(CONFIG_SPL_NAND_BOOT)
13948c6f328SShengzhou Liu nand_boot();
14048c6f328SShengzhou Liu #endif
14148c6f328SShengzhou Liu }
142