1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
257072338SChunhe Lan /*
357072338SChunhe Lan * Copyright 2013 Freescale Semiconductor, Inc.
457072338SChunhe Lan */
557072338SChunhe Lan
657072338SChunhe Lan #include <common.h>
757072338SChunhe Lan #include <asm/mmu.h>
857072338SChunhe Lan #include <asm/immap_85xx.h>
957072338SChunhe Lan #include <asm/processor.h>
105614e71bSYork Sun #include <fsl_ddr_sdram.h>
115614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
1257072338SChunhe Lan #include <asm/io.h>
1357072338SChunhe Lan #include <asm/fsl_law.h>
1457072338SChunhe Lan
1557072338SChunhe Lan /* CONFIG_SYS_DDR_RAW_TIMING */
1657072338SChunhe Lan /*
1757072338SChunhe Lan * Hynix H5TQ1G83TFR-H9C
1857072338SChunhe Lan */
1957072338SChunhe Lan dimm_params_t ddr_raw_timing = {
2057072338SChunhe Lan .n_ranks = 1,
2157072338SChunhe Lan .rank_density = 536870912u,
2257072338SChunhe Lan .capacity = 536870912u,
2357072338SChunhe Lan .primary_sdram_width = 32,
2457072338SChunhe Lan .ec_sdram_width = 0,
2557072338SChunhe Lan .registered_dimm = 0,
2657072338SChunhe Lan .mirrored_dimm = 0,
2757072338SChunhe Lan .n_row_addr = 14,
2857072338SChunhe Lan .n_col_addr = 10,
2957072338SChunhe Lan .n_banks_per_sdram_device = 8,
3057072338SChunhe Lan .edc_config = 0,
3157072338SChunhe Lan .burst_lengths_bitmask = 0x0c,
3257072338SChunhe Lan
330dd38a35SPriyanka Jain .tckmin_x_ps = 1875,
340dd38a35SPriyanka Jain .caslat_x = 0x1e << 4, /* 5,6,7,8 */
350dd38a35SPriyanka Jain .taa_ps = 13125,
360dd38a35SPriyanka Jain .twr_ps = 18000,
370dd38a35SPriyanka Jain .trcd_ps = 13125,
380dd38a35SPriyanka Jain .trrd_ps = 7500,
390dd38a35SPriyanka Jain .trp_ps = 13125,
400dd38a35SPriyanka Jain .tras_ps = 37500,
410dd38a35SPriyanka Jain .trc_ps = 50625,
420dd38a35SPriyanka Jain .trfc_ps = 160000,
430dd38a35SPriyanka Jain .twtr_ps = 7500,
440dd38a35SPriyanka Jain .trtp_ps = 7500,
4557072338SChunhe Lan .refresh_rate_ps = 7800000,
460dd38a35SPriyanka Jain .tfaw_ps = 37500,
4757072338SChunhe Lan };
4857072338SChunhe Lan
fsl_ddr_get_dimm_params(dimm_params_t * pdimm,unsigned int controller_number,unsigned int dimm_number)4957072338SChunhe Lan int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
5057072338SChunhe Lan unsigned int controller_number,
5157072338SChunhe Lan unsigned int dimm_number)
5257072338SChunhe Lan {
5357072338SChunhe Lan const char dimm_model[] = "Fixed DDR on board";
5457072338SChunhe Lan
5557072338SChunhe Lan if ((controller_number == 0) && (dimm_number == 0)) {
5657072338SChunhe Lan memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
5757072338SChunhe Lan memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
5857072338SChunhe Lan memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
5957072338SChunhe Lan }
6057072338SChunhe Lan
6157072338SChunhe Lan return 0;
6257072338SChunhe Lan }
6357072338SChunhe Lan
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)6457072338SChunhe Lan void fsl_ddr_board_options(memctl_options_t *popts,
6557072338SChunhe Lan dimm_params_t *pdimm,
6657072338SChunhe Lan unsigned int ctrl_num)
6757072338SChunhe Lan {
6857072338SChunhe Lan int i;
6957072338SChunhe Lan popts->clk_adjust = 6;
7057072338SChunhe Lan popts->cpo_override = 0x1f;
7157072338SChunhe Lan popts->write_data_delay = 2;
7257072338SChunhe Lan popts->half_strength_driver_enable = 1;
7357072338SChunhe Lan /* Write leveling override */
7457072338SChunhe Lan popts->wrlvl_en = 1;
7557072338SChunhe Lan popts->wrlvl_override = 1;
7657072338SChunhe Lan popts->wrlvl_sample = 0xf;
7757072338SChunhe Lan popts->wrlvl_start = 0x8;
7857072338SChunhe Lan popts->trwt_override = 1;
7957072338SChunhe Lan popts->trwt = 0;
8057072338SChunhe Lan
8157072338SChunhe Lan for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
8257072338SChunhe Lan popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
8357072338SChunhe Lan popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
8457072338SChunhe Lan }
8557072338SChunhe Lan }
86