1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
27c8eea59SYing Zhang /*
37c8eea59SYing Zhang * Copyright 2013 Freescale Semiconductor, Inc.
47c8eea59SYing Zhang */
57c8eea59SYing Zhang
67c8eea59SYing Zhang #include <common.h>
724b852a7SSimon Glass #include <console.h>
8203e94f6SSimon Glass #include <environment.h>
97c8eea59SYing Zhang #include <ns16550.h>
107c8eea59SYing Zhang #include <malloc.h>
117c8eea59SYing Zhang #include <mmc.h>
127c8eea59SYing Zhang #include <nand.h>
137c8eea59SYing Zhang #include <i2c.h>
147c8eea59SYing Zhang #include "../common/ngpixis.h"
157c8eea59SYing Zhang #include <fsl_esdhc.h>
16382ce7e9SYing Zhang #include <spi_flash.h>
17ea022a37SSimon Glass #include "../common/spl.h"
187c8eea59SYing Zhang
197c8eea59SYing Zhang DECLARE_GLOBAL_DATA_PTR;
207c8eea59SYing Zhang
217c8eea59SYing Zhang static const u32 sysclk_tbl[] = {
227c8eea59SYing Zhang 66666000, 7499900, 83332500, 8999900,
237c8eea59SYing Zhang 99999000, 11111000, 12499800, 13333200
247c8eea59SYing Zhang };
257c8eea59SYing Zhang
get_effective_memsize(void)26e3866163SYork Sun phys_size_t get_effective_memsize(void)
277c8eea59SYing Zhang {
287c8eea59SYing Zhang return CONFIG_SYS_L2_SIZE;
297c8eea59SYing Zhang }
307c8eea59SYing Zhang
board_init_f(ulong bootflag)317c8eea59SYing Zhang void board_init_f(ulong bootflag)
327c8eea59SYing Zhang {
337c8eea59SYing Zhang int px_spd;
347c8eea59SYing Zhang u32 plat_ratio, sys_clk, bus_clk;
357c8eea59SYing Zhang ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
367c8eea59SYing Zhang
377c8eea59SYing Zhang console_init_f();
387c8eea59SYing Zhang
397c8eea59SYing Zhang /* Set pmuxcr to allow both i2c1 and i2c2 */
407c8eea59SYing Zhang setbits_be32(&gur->pmuxcr, in_be32(&gur->pmuxcr) | 0x1000);
417c8eea59SYing Zhang setbits_be32(&gur->pmuxcr,
427c8eea59SYing Zhang in_be32(&gur->pmuxcr) | MPC85xx_PMUXCR_SD_DATA);
437c8eea59SYing Zhang
44382ce7e9SYing Zhang #ifdef CONFIG_SPL_SPI_BOOT
45382ce7e9SYing Zhang /* Enable the SPI */
46382ce7e9SYing Zhang clrsetbits_8(&pixis->brdcfg0, PIXIS_ELBC_SPI_MASK, PIXIS_SPI);
47382ce7e9SYing Zhang #endif
48382ce7e9SYing Zhang
497c8eea59SYing Zhang /* Read back the register to synchronize the write. */
507c8eea59SYing Zhang in_be32(&gur->pmuxcr);
517c8eea59SYing Zhang
527c8eea59SYing Zhang /* initialize selected port with appropriate baud rate */
537c8eea59SYing Zhang px_spd = in_8((unsigned char *)(PIXIS_BASE + PIXIS_SPD));
547c8eea59SYing Zhang sys_clk = sysclk_tbl[px_spd & PIXIS_SPD_SYSCLK_MASK];
557c8eea59SYing Zhang plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;
567c8eea59SYing Zhang bus_clk = sys_clk * plat_ratio / 2;
577c8eea59SYing Zhang
587c8eea59SYing Zhang NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
597c8eea59SYing Zhang bus_clk / 16 / CONFIG_BAUDRATE);
607c8eea59SYing Zhang #ifdef CONFIG_SPL_MMC_BOOT
617c8eea59SYing Zhang puts("\nSD boot...\n");
62382ce7e9SYing Zhang #elif defined(CONFIG_SPL_SPI_BOOT)
63382ce7e9SYing Zhang puts("\nSPI Flash boot...\n");
647c8eea59SYing Zhang #endif
657c8eea59SYing Zhang
667c8eea59SYing Zhang /* copy code to RAM and jump to it - this should not return */
677c8eea59SYing Zhang /* NOTE - code has to be copied out of NAND buffer before
687c8eea59SYing Zhang * other blocks can be read.
697c8eea59SYing Zhang */
707c8eea59SYing Zhang relocate_code(CONFIG_SPL_RELOC_STACK, 0, CONFIG_SPL_RELOC_TEXT_BASE);
717c8eea59SYing Zhang }
727c8eea59SYing Zhang
board_init_r(gd_t * gd,ulong dest_addr)737c8eea59SYing Zhang void board_init_r(gd_t *gd, ulong dest_addr)
747c8eea59SYing Zhang {
757c8eea59SYing Zhang /* Pointer is writable since we allocated a register for it */
767c8eea59SYing Zhang gd = (gd_t *)CONFIG_SPL_GD_ADDR;
777c8eea59SYing Zhang bd_t *bd;
787c8eea59SYing Zhang
797c8eea59SYing Zhang memset(gd, 0, sizeof(gd_t));
807c8eea59SYing Zhang bd = (bd_t *)(CONFIG_SPL_GD_ADDR + sizeof(gd_t));
817c8eea59SYing Zhang memset(bd, 0, sizeof(bd_t));
827c8eea59SYing Zhang gd->bd = bd;
837c8eea59SYing Zhang bd->bi_memstart = CONFIG_SYS_INIT_L2_ADDR;
847c8eea59SYing Zhang bd->bi_memsize = CONFIG_SYS_L2_SIZE;
857c8eea59SYing Zhang
86cbcbf71bSSimon Glass arch_cpu_init();
877c8eea59SYing Zhang get_clocks();
887c8eea59SYing Zhang mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
897c8eea59SYing Zhang CONFIG_SPL_RELOC_MALLOC_SIZE);
90ed4708aaSSumit Garg gd->flags |= GD_FLG_FULL_MALLOC_INIT;
915d97fe2aSYing Zhang #ifndef CONFIG_SPL_NAND_BOOT
927c8eea59SYing Zhang env_init();
935d97fe2aSYing Zhang #endif
947c8eea59SYing Zhang #ifdef CONFIG_SPL_MMC_BOOT
957c8eea59SYing Zhang mmc_initialize(bd);
967c8eea59SYing Zhang #endif
977c8eea59SYing Zhang /* relocate environment function pointers etc. */
985d97fe2aSYing Zhang #ifdef CONFIG_SPL_NAND_BOOT
995d97fe2aSYing Zhang nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
1005d97fe2aSYing Zhang (uchar *)CONFIG_ENV_ADDR);
1015d97fe2aSYing Zhang
1025d97fe2aSYing Zhang gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
103203e94f6SSimon Glass gd->env_valid = ENV_VALID;
1045d97fe2aSYing Zhang #else
1057c8eea59SYing Zhang env_relocate();
1065d97fe2aSYing Zhang #endif
1077c8eea59SYing Zhang
10881b867aaSYing Zhang #ifdef CONFIG_SYS_I2C
10981b867aaSYing Zhang i2c_init_all();
11081b867aaSYing Zhang #else
11181b867aaSYing Zhang i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
11281b867aaSYing Zhang #endif
1137c8eea59SYing Zhang
114f1683aa7SSimon Glass dram_init();
1155d97fe2aSYing Zhang #ifdef CONFIG_SPL_NAND_BOOT
1165d97fe2aSYing Zhang puts("Tertiary program loader running in sram...");
1175d97fe2aSYing Zhang #else
1187c8eea59SYing Zhang puts("Second program loader running in sram...\n");
1195d97fe2aSYing Zhang #endif
1207c8eea59SYing Zhang
1217c8eea59SYing Zhang #ifdef CONFIG_SPL_MMC_BOOT
1227c8eea59SYing Zhang mmc_boot();
123382ce7e9SYing Zhang #elif defined(CONFIG_SPL_SPI_BOOT)
124ea022a37SSimon Glass fsl_spi_boot();
1255d97fe2aSYing Zhang #elif defined(CONFIG_SPL_NAND_BOOT)
1265d97fe2aSYing Zhang nand_boot();
1277c8eea59SYing Zhang #endif
1287c8eea59SYing Zhang }
129