xref: /openbmc/u-boot/board/freescale/mx6ul_14x14_evk/mx6ul_14x14_evk.c (revision a0d12cd2392af52000790739df3fc8ddbd4db460)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2f0ff57b0SPeng Fan /*
3f0ff57b0SPeng Fan  * Copyright (C) 2015 Freescale Semiconductor, Inc.
4f0ff57b0SPeng Fan  */
5f0ff57b0SPeng Fan 
6f0ff57b0SPeng Fan #include <asm/arch/clock.h>
7f0ff57b0SPeng Fan #include <asm/arch/iomux.h>
8f0ff57b0SPeng Fan #include <asm/arch/imx-regs.h>
9f0ff57b0SPeng Fan #include <asm/arch/crm_regs.h>
10f0ff57b0SPeng Fan #include <asm/arch/mx6ul_pins.h>
11f0ff57b0SPeng Fan #include <asm/arch/mx6-pins.h>
12f0ff57b0SPeng Fan #include <asm/arch/sys_proto.h>
13f0ff57b0SPeng Fan #include <asm/gpio.h>
14552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
15552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
16552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
17f0ff57b0SPeng Fan #include <asm/io.h>
18f0ff57b0SPeng Fan #include <common.h>
19f0ff57b0SPeng Fan #include <fsl_esdhc.h>
20f0ff57b0SPeng Fan #include <i2c.h>
210d4cdb56SPeng Fan #include <miiphy.h>
22f0ff57b0SPeng Fan #include <linux/sizes.h>
23f0ff57b0SPeng Fan #include <mmc.h>
240d4cdb56SPeng Fan #include <netdev.h>
25d9cbb264SPeng Fan #include <power/pmic.h>
26d9cbb264SPeng Fan #include <power/pfuze3000_pmic.h>
27d9cbb264SPeng Fan #include "../common/pfuze.h"
28f0ff57b0SPeng Fan #include <usb.h>
29e162c6b1SMateusz Kulikowski #include <usb/ehci-ci.h>
30f0ff57b0SPeng Fan 
31f0ff57b0SPeng Fan DECLARE_GLOBAL_DATA_PTR;
32f0ff57b0SPeng Fan 
33f0ff57b0SPeng Fan #define UART_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |		\
34f0ff57b0SPeng Fan 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |		\
35f0ff57b0SPeng Fan 	PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
36f0ff57b0SPeng Fan 
37f0ff57b0SPeng Fan #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
38f0ff57b0SPeng Fan 	PAD_CTL_PUS_22K_UP  | PAD_CTL_SPEED_LOW |		\
39f0ff57b0SPeng Fan 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
40f0ff57b0SPeng Fan 
41f0ff57b0SPeng Fan #define USDHC_DAT3_CD_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |	\
42f0ff57b0SPeng Fan 	PAD_CTL_PUS_100K_DOWN  | PAD_CTL_SPEED_LOW |		\
43f0ff57b0SPeng Fan 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
44f0ff57b0SPeng Fan 
45f0ff57b0SPeng Fan #define I2C_PAD_CTRL    (PAD_CTL_PKE | PAD_CTL_PUE |            \
46f0ff57b0SPeng Fan 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |               \
47f0ff57b0SPeng Fan 	PAD_CTL_DSE_40ohm | PAD_CTL_HYS |			\
48f0ff57b0SPeng Fan 	PAD_CTL_ODE)
49f0ff57b0SPeng Fan 
500d4cdb56SPeng Fan #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
510d4cdb56SPeng Fan 	PAD_CTL_SPEED_HIGH   |                                  \
520d4cdb56SPeng Fan 	PAD_CTL_DSE_48ohm   | PAD_CTL_SRE_FAST)
530d4cdb56SPeng Fan 
54df674904SPeng Fan #define LCD_PAD_CTRL    (PAD_CTL_HYS | PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
55df674904SPeng Fan 	PAD_CTL_PKE | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm)
56df674904SPeng Fan 
570d4cdb56SPeng Fan #define MDIO_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |     \
580d4cdb56SPeng Fan 	PAD_CTL_DSE_48ohm   | PAD_CTL_SRE_FAST | PAD_CTL_ODE)
590d4cdb56SPeng Fan 
600d4cdb56SPeng Fan #define ENET_CLK_PAD_CTRL  (PAD_CTL_DSE_40ohm   | PAD_CTL_SRE_FAST)
610d4cdb56SPeng Fan 
621a8c0199SYe Li #define OTG_ID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
631a8c0199SYe Li 	PAD_CTL_PUS_47K_UP  | PAD_CTL_SPEED_LOW |		\
641a8c0199SYe Li 	PAD_CTL_DSE_80ohm   | PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
65f0ff57b0SPeng Fan 
661a8c0199SYe Li #ifdef CONFIG_DM_PMIC
power_init_board(void)67d9cbb264SPeng Fan int power_init_board(void)
68d9cbb264SPeng Fan {
691a8c0199SYe Li 	struct udevice *dev;
701a8c0199SYe Li 	int ret, dev_id, rev_id;
711a8c0199SYe Li 	unsigned int reg;
72d9cbb264SPeng Fan 
731a8c0199SYe Li 	ret = pmic_get("pfuze3000", &dev);
741a8c0199SYe Li 	if (ret == -ENODEV)
751a8c0199SYe Li 		return 0;
761a8c0199SYe Li 	if (ret != 0)
77d9cbb264SPeng Fan 		return ret;
78d9cbb264SPeng Fan 
791a8c0199SYe Li 	dev_id = pmic_reg_read(dev, PFUZE3000_DEVICEID);
801a8c0199SYe Li 	rev_id = pmic_reg_read(dev, PFUZE3000_REVID);
811a8c0199SYe Li 	printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
82d9cbb264SPeng Fan 
83d9cbb264SPeng Fan 	/* disable Low Power Mode during standby mode */
841a8c0199SYe Li 	reg = pmic_reg_read(dev, PFUZE3000_LDOGCTL);
851a8c0199SYe Li 	reg |= 0x1;
861a8c0199SYe Li 	pmic_reg_write(dev, PFUZE3000_LDOGCTL, reg);
87d9cbb264SPeng Fan 
88d9cbb264SPeng Fan 	/* SW1B step ramp up time from 2us to 4us/25mV */
89*250cf754SFabio Estevam 	pmic_reg_write(dev, PFUZE3000_SW1BCONF, 0x40);
90d9cbb264SPeng Fan 
91d9cbb264SPeng Fan 	/* SW1B mode to APS/PFM */
92*250cf754SFabio Estevam 	pmic_reg_write(dev, PFUZE3000_SW1BMODE, 0xc);
93d9cbb264SPeng Fan 
94d9cbb264SPeng Fan 	/* SW1B standby voltage set to 0.975V */
95*250cf754SFabio Estevam 	pmic_reg_write(dev, PFUZE3000_SW1BSTBY, 0xb);
96d9cbb264SPeng Fan 
97d9cbb264SPeng Fan 	return 0;
98d9cbb264SPeng Fan }
99d9cbb264SPeng Fan #endif
100f0ff57b0SPeng Fan 
dram_init(void)101f0ff57b0SPeng Fan int dram_init(void)
102f0ff57b0SPeng Fan {
103d9cbb264SPeng Fan 	gd->ram_size = imx_ddr_size();
104f0ff57b0SPeng Fan 
105f0ff57b0SPeng Fan 	return 0;
106f0ff57b0SPeng Fan }
107f0ff57b0SPeng Fan 
108f0ff57b0SPeng Fan static iomux_v3_cfg_t const uart1_pads[] = {
109f0ff57b0SPeng Fan 	MX6_PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
110f0ff57b0SPeng Fan 	MX6_PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
111f0ff57b0SPeng Fan };
112f0ff57b0SPeng Fan 
11368717594STom Rini #ifndef CONFIG_SPL_BUILD
114f0ff57b0SPeng Fan static iomux_v3_cfg_t const usdhc1_pads[] = {
115f0ff57b0SPeng Fan 	MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
116f0ff57b0SPeng Fan 	MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
117f0ff57b0SPeng Fan 	MX6_PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
118f0ff57b0SPeng Fan 	MX6_PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
119f0ff57b0SPeng Fan 	MX6_PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
120f0ff57b0SPeng Fan 	MX6_PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
121f0ff57b0SPeng Fan 
122f0ff57b0SPeng Fan 	/* VSELECT */
123f0ff57b0SPeng Fan 	MX6_PAD_GPIO1_IO05__USDHC1_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL),
124f0ff57b0SPeng Fan 	/* CD */
125f0ff57b0SPeng Fan 	MX6_PAD_UART1_RTS_B__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL),
126f0ff57b0SPeng Fan 	/* RST_B */
127f0ff57b0SPeng Fan 	MX6_PAD_GPIO1_IO09__GPIO1_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
128f0ff57b0SPeng Fan };
12968717594STom Rini #endif
130f0ff57b0SPeng Fan 
131f0ff57b0SPeng Fan /*
132f0ff57b0SPeng Fan  * mx6ul_14x14_evk board default supports sd card. If want to use
133f0ff57b0SPeng Fan  * EMMC, need to do board rework for sd2.
134f0ff57b0SPeng Fan  * Introduce CONFIG_MX6UL_14X14_EVK_EMMC_REWORK, if sd2 reworked to support
135f0ff57b0SPeng Fan  * emmc, need to define this macro.
136f0ff57b0SPeng Fan  */
137f0ff57b0SPeng Fan #if defined(CONFIG_MX6UL_14X14_EVK_EMMC_REWORK)
138f0ff57b0SPeng Fan static iomux_v3_cfg_t const usdhc2_emmc_pads[] = {
139f0ff57b0SPeng Fan 	MX6_PAD_NAND_RE_B__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
140f0ff57b0SPeng Fan 	MX6_PAD_NAND_WE_B__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
141f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA00__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
142f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA01__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
143f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA02__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
144f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA03__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA04__USDHC2_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
146f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA05__USDHC2_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
147f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA06__USDHC2_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
148f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA07__USDHC2_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
149f0ff57b0SPeng Fan 
150f0ff57b0SPeng Fan 	/*
151f0ff57b0SPeng Fan 	 * RST_B
152f0ff57b0SPeng Fan 	 */
153f0ff57b0SPeng Fan 	MX6_PAD_NAND_ALE__GPIO4_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
154f0ff57b0SPeng Fan };
155f0ff57b0SPeng Fan #else
156f0ff57b0SPeng Fan static iomux_v3_cfg_t const usdhc2_pads[] = {
157f0ff57b0SPeng Fan 	MX6_PAD_NAND_RE_B__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
158f0ff57b0SPeng Fan 	MX6_PAD_NAND_WE_B__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
159f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA00__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
160f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA01__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
161f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA02__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
162f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA03__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
163f0ff57b0SPeng Fan };
164f0ff57b0SPeng Fan 
165f0ff57b0SPeng Fan /*
166f0ff57b0SPeng Fan  * The evk board uses DAT3 to detect CD card plugin,
167f0ff57b0SPeng Fan  * in u-boot we mux the pin to GPIO when doing board_mmc_getcd.
168f0ff57b0SPeng Fan  */
169eb3813adSEric Nelson static iomux_v3_cfg_t const usdhc2_cd_pad =
170eb3813adSEric Nelson 	MX6_PAD_NAND_DATA03__GPIO4_IO05 | MUX_PAD_CTRL(USDHC_DAT3_CD_PAD_CTRL);
171f0ff57b0SPeng Fan 
172eb3813adSEric Nelson static iomux_v3_cfg_t const usdhc2_dat3_pad =
173f0ff57b0SPeng Fan 	MX6_PAD_NAND_DATA03__USDHC2_DATA3 |
174eb3813adSEric Nelson 	MUX_PAD_CTRL(USDHC_DAT3_CD_PAD_CTRL);
175f0ff57b0SPeng Fan #endif
176f0ff57b0SPeng Fan 
setup_iomux_uart(void)177f0ff57b0SPeng Fan static void setup_iomux_uart(void)
178f0ff57b0SPeng Fan {
179f0ff57b0SPeng Fan 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
180f0ff57b0SPeng Fan }
181f0ff57b0SPeng Fan 
182f0ff57b0SPeng Fan #ifdef CONFIG_FSL_QSPI
board_qspi_init(void)183d547e7abSFabio Estevam static int board_qspi_init(void)
184f0ff57b0SPeng Fan {
185f0ff57b0SPeng Fan 	/* Set the clock */
186f0ff57b0SPeng Fan 	enable_qspi_clk(0);
187f0ff57b0SPeng Fan 
188f0ff57b0SPeng Fan 	return 0;
189f0ff57b0SPeng Fan }
190f0ff57b0SPeng Fan #endif
191f0ff57b0SPeng Fan 
192f0ff57b0SPeng Fan #ifdef CONFIG_FSL_ESDHC
193f0ff57b0SPeng Fan static struct fsl_esdhc_cfg usdhc_cfg[2] = {
194f0ff57b0SPeng Fan 	{USDHC1_BASE_ADDR, 0, 4},
195f0ff57b0SPeng Fan #if defined(CONFIG_MX6UL_14X14_EVK_EMMC_REWORK)
196f0ff57b0SPeng Fan 	{USDHC2_BASE_ADDR, 0, 8},
197f0ff57b0SPeng Fan #else
198f0ff57b0SPeng Fan 	{USDHC2_BASE_ADDR, 0, 4},
199f0ff57b0SPeng Fan #endif
200f0ff57b0SPeng Fan };
201f0ff57b0SPeng Fan 
202f0ff57b0SPeng Fan #define USDHC1_CD_GPIO	IMX_GPIO_NR(1, 19)
203f0ff57b0SPeng Fan #define USDHC1_PWR_GPIO	IMX_GPIO_NR(1, 9)
204f0ff57b0SPeng Fan #define USDHC2_CD_GPIO	IMX_GPIO_NR(4, 5)
205f0ff57b0SPeng Fan #define USDHC2_PWR_GPIO	IMX_GPIO_NR(4, 10)
206f0ff57b0SPeng Fan 
board_mmc_getcd(struct mmc * mmc)207f0ff57b0SPeng Fan int board_mmc_getcd(struct mmc *mmc)
208f0ff57b0SPeng Fan {
209f0ff57b0SPeng Fan 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
210f0ff57b0SPeng Fan 	int ret = 0;
211f0ff57b0SPeng Fan 
212f0ff57b0SPeng Fan 	switch (cfg->esdhc_base) {
213f0ff57b0SPeng Fan 	case USDHC1_BASE_ADDR:
214f0ff57b0SPeng Fan 		ret = !gpio_get_value(USDHC1_CD_GPIO);
215f0ff57b0SPeng Fan 		break;
216f0ff57b0SPeng Fan 	case USDHC2_BASE_ADDR:
217f0ff57b0SPeng Fan #if defined(CONFIG_MX6UL_14X14_EVK_EMMC_REWORK)
218f0ff57b0SPeng Fan 		ret = 1;
219f0ff57b0SPeng Fan #else
220eb3813adSEric Nelson 		imx_iomux_v3_setup_pad(usdhc2_cd_pad);
2211a8c0199SYe Li 		gpio_request(USDHC2_CD_GPIO, "usdhc2 cd");
222f0ff57b0SPeng Fan 		gpio_direction_input(USDHC2_CD_GPIO);
223f0ff57b0SPeng Fan 
224f0ff57b0SPeng Fan 		/*
225f0ff57b0SPeng Fan 		 * Since it is the DAT3 pin, this pin is pulled to
226f0ff57b0SPeng Fan 		 * low voltage if no card
227f0ff57b0SPeng Fan 		 */
228f0ff57b0SPeng Fan 		ret = gpio_get_value(USDHC2_CD_GPIO);
229f0ff57b0SPeng Fan 
230eb3813adSEric Nelson 		imx_iomux_v3_setup_pad(usdhc2_dat3_pad);
231f0ff57b0SPeng Fan #endif
232f0ff57b0SPeng Fan 		break;
233f0ff57b0SPeng Fan 	}
234f0ff57b0SPeng Fan 
235f0ff57b0SPeng Fan 	return ret;
236f0ff57b0SPeng Fan }
237f0ff57b0SPeng Fan 
board_mmc_init(bd_t * bis)238f0ff57b0SPeng Fan int board_mmc_init(bd_t *bis)
239f0ff57b0SPeng Fan {
240f0ff57b0SPeng Fan #ifdef CONFIG_SPL_BUILD
241f0ff57b0SPeng Fan #if defined(CONFIG_MX6UL_14X14_EVK_EMMC_REWORK)
242f0ff57b0SPeng Fan 	imx_iomux_v3_setup_multiple_pads(usdhc2_emmc_pads,
243f0ff57b0SPeng Fan 					 ARRAY_SIZE(usdhc2_emmc_pads));
244f0ff57b0SPeng Fan #else
245f0ff57b0SPeng Fan 	imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
246f0ff57b0SPeng Fan #endif
247f0ff57b0SPeng Fan 	gpio_direction_output(USDHC2_PWR_GPIO, 0);
248f0ff57b0SPeng Fan 	udelay(500);
249f0ff57b0SPeng Fan 	gpio_direction_output(USDHC2_PWR_GPIO, 1);
250f0ff57b0SPeng Fan 	usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
251f0ff57b0SPeng Fan 	return fsl_esdhc_initialize(bis, &usdhc_cfg[1]);
252f0ff57b0SPeng Fan #else
253f0ff57b0SPeng Fan 	int i, ret;
254f0ff57b0SPeng Fan 
255f0ff57b0SPeng Fan 	/*
256f0ff57b0SPeng Fan 	 * According to the board_mmc_init() the following map is done:
257a187559eSBin Meng 	 * (U-Boot device node)    (Physical Port)
258f0ff57b0SPeng Fan 	 * mmc0                    USDHC1
259f0ff57b0SPeng Fan 	 * mmc1                    USDHC2
260f0ff57b0SPeng Fan 	 */
261f0ff57b0SPeng Fan 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
262f0ff57b0SPeng Fan 		switch (i) {
263f0ff57b0SPeng Fan 		case 0:
264f0ff57b0SPeng Fan 			imx_iomux_v3_setup_multiple_pads(
265f0ff57b0SPeng Fan 				usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
2661a8c0199SYe Li 			gpio_request(USDHC1_CD_GPIO, "usdhc1 cd");
267f0ff57b0SPeng Fan 			gpio_direction_input(USDHC1_CD_GPIO);
268f0ff57b0SPeng Fan 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
269f0ff57b0SPeng Fan 
270f0ff57b0SPeng Fan 			gpio_direction_output(USDHC1_PWR_GPIO, 0);
271f0ff57b0SPeng Fan 			udelay(500);
272f0ff57b0SPeng Fan 			gpio_direction_output(USDHC1_PWR_GPIO, 1);
273f0ff57b0SPeng Fan 			break;
274f0ff57b0SPeng Fan 		case 1:
275f0ff57b0SPeng Fan #if defined(CONFIG_MX6UL_14X14_EVK_EMMC_REWORK)
276f0ff57b0SPeng Fan 			imx_iomux_v3_setup_multiple_pads(
277f0ff57b0SPeng Fan 				usdhc2_emmc_pads, ARRAY_SIZE(usdhc2_emmc_pads));
278f0ff57b0SPeng Fan #else
279f0ff57b0SPeng Fan 			imx_iomux_v3_setup_multiple_pads(
280f0ff57b0SPeng Fan 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
281f0ff57b0SPeng Fan #endif
2821a8c0199SYe Li 			gpio_request(USDHC2_PWR_GPIO, "usdhc2 pwr");
283f0ff57b0SPeng Fan 			gpio_direction_output(USDHC2_PWR_GPIO, 0);
284f0ff57b0SPeng Fan 			udelay(500);
285f0ff57b0SPeng Fan 			gpio_direction_output(USDHC2_PWR_GPIO, 1);
286f0ff57b0SPeng Fan 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
287f0ff57b0SPeng Fan 			break;
288f0ff57b0SPeng Fan 		default:
289f0ff57b0SPeng Fan 			printf("Warning: you configured more USDHC controllers (%d) than supported by the board\n", i + 1);
290f0ff57b0SPeng Fan 			return -EINVAL;
291f0ff57b0SPeng Fan 			}
292f0ff57b0SPeng Fan 
293f0ff57b0SPeng Fan 			ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
294f0ff57b0SPeng Fan 			if (ret) {
295f0ff57b0SPeng Fan 				printf("Warning: failed to initialize mmc dev %d\n", i);
296f0ff57b0SPeng Fan 				return ret;
297f0ff57b0SPeng Fan 			}
298f0ff57b0SPeng Fan 	}
299f0ff57b0SPeng Fan #endif
300f0ff57b0SPeng Fan 	return 0;
301f0ff57b0SPeng Fan }
302f0ff57b0SPeng Fan #endif
303f0ff57b0SPeng Fan 
304f0ff57b0SPeng Fan #ifdef CONFIG_USB_EHCI_MX6
3051a8c0199SYe Li #ifndef CONFIG_DM_USB
3061a8c0199SYe Li 
307f0ff57b0SPeng Fan #define USB_OTHERREGS_OFFSET	0x800
308f0ff57b0SPeng Fan #define UCTRL_PWR_POL		(1 << 9)
309f0ff57b0SPeng Fan 
310f0ff57b0SPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = {
3111a8c0199SYe Li 	MX6_PAD_GPIO1_IO00__ANATOP_OTG1_ID | MUX_PAD_CTRL(OTG_ID_PAD_CTRL),
312f0ff57b0SPeng Fan };
313f0ff57b0SPeng Fan 
314f0ff57b0SPeng Fan /* At default the 3v3 enables the MIC2026 for VBUS power */
setup_usb(void)315f0ff57b0SPeng Fan static void setup_usb(void)
316f0ff57b0SPeng Fan {
317f0ff57b0SPeng Fan 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
318f0ff57b0SPeng Fan 					 ARRAY_SIZE(usb_otg_pads));
319f0ff57b0SPeng Fan }
320f0ff57b0SPeng Fan 
board_usb_phy_mode(int port)321f0ff57b0SPeng Fan int board_usb_phy_mode(int port)
322f0ff57b0SPeng Fan {
323f0ff57b0SPeng Fan 	if (port == 1)
324f0ff57b0SPeng Fan 		return USB_INIT_HOST;
325f0ff57b0SPeng Fan 	else
326f0ff57b0SPeng Fan 		return usb_phy_mode(port);
327f0ff57b0SPeng Fan }
328f0ff57b0SPeng Fan 
board_ehci_hcd_init(int port)329f0ff57b0SPeng Fan int board_ehci_hcd_init(int port)
330f0ff57b0SPeng Fan {
331f0ff57b0SPeng Fan 	u32 *usbnc_usb_ctrl;
332f0ff57b0SPeng Fan 
333f0ff57b0SPeng Fan 	if (port > 1)
334f0ff57b0SPeng Fan 		return -EINVAL;
335f0ff57b0SPeng Fan 
336f0ff57b0SPeng Fan 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
337f0ff57b0SPeng Fan 				 port * 4);
338f0ff57b0SPeng Fan 
339f0ff57b0SPeng Fan 	/* Set Power polarity */
340f0ff57b0SPeng Fan 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
341f0ff57b0SPeng Fan 
342f0ff57b0SPeng Fan 	return 0;
343f0ff57b0SPeng Fan }
344f0ff57b0SPeng Fan #endif
3451a8c0199SYe Li #endif
346f0ff57b0SPeng Fan 
3470d4cdb56SPeng Fan #ifdef CONFIG_FEC_MXC
3480d4cdb56SPeng Fan /*
3490d4cdb56SPeng Fan  * pin conflicts for fec1 and fec2, GPIO1_IO06 and GPIO1_IO07 can only
3500d4cdb56SPeng Fan  * be used for ENET1 or ENET2, cannot be used for both.
3510d4cdb56SPeng Fan  */
3520d4cdb56SPeng Fan static iomux_v3_cfg_t const fec1_pads[] = {
3530d4cdb56SPeng Fan 	MX6_PAD_GPIO1_IO06__ENET1_MDIO | MUX_PAD_CTRL(MDIO_PAD_CTRL),
3540d4cdb56SPeng Fan 	MX6_PAD_GPIO1_IO07__ENET1_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
3550d4cdb56SPeng Fan 	MX6_PAD_ENET1_TX_DATA0__ENET1_TDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
3560d4cdb56SPeng Fan 	MX6_PAD_ENET1_TX_DATA1__ENET1_TDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
3570d4cdb56SPeng Fan 	MX6_PAD_ENET1_TX_EN__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
3580d4cdb56SPeng Fan 	MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
3590d4cdb56SPeng Fan 	MX6_PAD_ENET1_RX_DATA0__ENET1_RDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
3600d4cdb56SPeng Fan 	MX6_PAD_ENET1_RX_DATA1__ENET1_RDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
3610d4cdb56SPeng Fan 	MX6_PAD_ENET1_RX_ER__ENET1_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL),
3620d4cdb56SPeng Fan 	MX6_PAD_ENET1_RX_EN__ENET1_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
3630d4cdb56SPeng Fan };
3640d4cdb56SPeng Fan 
3650d4cdb56SPeng Fan static iomux_v3_cfg_t const fec2_pads[] = {
3660d4cdb56SPeng Fan 	MX6_PAD_GPIO1_IO06__ENET2_MDIO | MUX_PAD_CTRL(MDIO_PAD_CTRL),
3670d4cdb56SPeng Fan 	MX6_PAD_GPIO1_IO07__ENET2_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
3680d4cdb56SPeng Fan 
3690d4cdb56SPeng Fan 	MX6_PAD_ENET2_TX_DATA0__ENET2_TDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
3700d4cdb56SPeng Fan 	MX6_PAD_ENET2_TX_DATA1__ENET2_TDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
3710d4cdb56SPeng Fan 	MX6_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
3720d4cdb56SPeng Fan 	MX6_PAD_ENET2_TX_EN__ENET2_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
3730d4cdb56SPeng Fan 
3740d4cdb56SPeng Fan 	MX6_PAD_ENET2_RX_DATA0__ENET2_RDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL),
3750d4cdb56SPeng Fan 	MX6_PAD_ENET2_RX_DATA1__ENET2_RDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL),
3760d4cdb56SPeng Fan 	MX6_PAD_ENET2_RX_EN__ENET2_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
3770d4cdb56SPeng Fan 	MX6_PAD_ENET2_RX_ER__ENET2_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL),
3780d4cdb56SPeng Fan };
3790d4cdb56SPeng Fan 
setup_iomux_fec(int fec_id)3800d4cdb56SPeng Fan static void setup_iomux_fec(int fec_id)
3810d4cdb56SPeng Fan {
3820d4cdb56SPeng Fan 	if (fec_id == 0)
3830d4cdb56SPeng Fan 		imx_iomux_v3_setup_multiple_pads(fec1_pads,
3840d4cdb56SPeng Fan 						 ARRAY_SIZE(fec1_pads));
3850d4cdb56SPeng Fan 	else
3860d4cdb56SPeng Fan 		imx_iomux_v3_setup_multiple_pads(fec2_pads,
3870d4cdb56SPeng Fan 						 ARRAY_SIZE(fec2_pads));
3880d4cdb56SPeng Fan }
3890d4cdb56SPeng Fan 
board_eth_init(bd_t * bis)3900d4cdb56SPeng Fan int board_eth_init(bd_t *bis)
3910d4cdb56SPeng Fan {
3920d4cdb56SPeng Fan 	setup_iomux_fec(CONFIG_FEC_ENET_DEV);
3930d4cdb56SPeng Fan 
3940d4cdb56SPeng Fan 	return fecmxc_initialize_multi(bis, CONFIG_FEC_ENET_DEV,
3950d4cdb56SPeng Fan 				       CONFIG_FEC_MXC_PHYADDR, IMX_FEC_BASE);
3960d4cdb56SPeng Fan }
3970d4cdb56SPeng Fan 
setup_fec(int fec_id)3980d4cdb56SPeng Fan static int setup_fec(int fec_id)
3990d4cdb56SPeng Fan {
4000d4cdb56SPeng Fan 	struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
4010d4cdb56SPeng Fan 	int ret;
4020d4cdb56SPeng Fan 
4030d4cdb56SPeng Fan 	if (fec_id == 0) {
4040d4cdb56SPeng Fan 		/*
4050d4cdb56SPeng Fan 		 * Use 50M anatop loopback REF_CLK1 for ENET1,
4060d4cdb56SPeng Fan 		 * clear gpr1[13], set gpr1[17].
4070d4cdb56SPeng Fan 		 */
4080d4cdb56SPeng Fan 		clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC1_MASK,
4090d4cdb56SPeng Fan 				IOMUX_GPR1_FEC1_CLOCK_MUX1_SEL_MASK);
4100d4cdb56SPeng Fan 	} else {
4110d4cdb56SPeng Fan 		/*
4120d4cdb56SPeng Fan 		 * Use 50M anatop loopback REF_CLK2 for ENET2,
4130d4cdb56SPeng Fan 		 * clear gpr1[14], set gpr1[18].
4140d4cdb56SPeng Fan 		 */
4150d4cdb56SPeng Fan 		clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC2_MASK,
4160d4cdb56SPeng Fan 				IOMUX_GPR1_FEC2_CLOCK_MUX1_SEL_MASK);
4170d4cdb56SPeng Fan 	}
4180d4cdb56SPeng Fan 
4190d4cdb56SPeng Fan 	ret = enable_fec_anatop_clock(fec_id, ENET_50MHZ);
4200d4cdb56SPeng Fan 	if (ret)
4210d4cdb56SPeng Fan 		return ret;
4220d4cdb56SPeng Fan 
4230d4cdb56SPeng Fan 	enable_enet_clk(1);
4240d4cdb56SPeng Fan 
4250d4cdb56SPeng Fan 	return 0;
4260d4cdb56SPeng Fan }
4270d4cdb56SPeng Fan 
board_phy_config(struct phy_device * phydev)4280d4cdb56SPeng Fan int board_phy_config(struct phy_device *phydev)
4290d4cdb56SPeng Fan {
4300d4cdb56SPeng Fan 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x8190);
4310d4cdb56SPeng Fan 
4320d4cdb56SPeng Fan 	if (phydev->drv->config)
4330d4cdb56SPeng Fan 		phydev->drv->config(phydev);
4340d4cdb56SPeng Fan 
4350d4cdb56SPeng Fan 	return 0;
4360d4cdb56SPeng Fan }
4370d4cdb56SPeng Fan #endif
4380d4cdb56SPeng Fan 
439df674904SPeng Fan #ifdef CONFIG_VIDEO_MXS
440df674904SPeng Fan static iomux_v3_cfg_t const lcd_pads[] = {
441df674904SPeng Fan 	MX6_PAD_LCD_CLK__LCDIF_CLK | MUX_PAD_CTRL(LCD_PAD_CTRL),
442df674904SPeng Fan 	MX6_PAD_LCD_ENABLE__LCDIF_ENABLE | MUX_PAD_CTRL(LCD_PAD_CTRL),
443df674904SPeng Fan 	MX6_PAD_LCD_HSYNC__LCDIF_HSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
444df674904SPeng Fan 	MX6_PAD_LCD_VSYNC__LCDIF_VSYNC | MUX_PAD_CTRL(LCD_PAD_CTRL),
445df674904SPeng Fan 	MX6_PAD_LCD_DATA00__LCDIF_DATA00 | MUX_PAD_CTRL(LCD_PAD_CTRL),
446df674904SPeng Fan 	MX6_PAD_LCD_DATA01__LCDIF_DATA01 | MUX_PAD_CTRL(LCD_PAD_CTRL),
447df674904SPeng Fan 	MX6_PAD_LCD_DATA02__LCDIF_DATA02 | MUX_PAD_CTRL(LCD_PAD_CTRL),
448df674904SPeng Fan 	MX6_PAD_LCD_DATA03__LCDIF_DATA03 | MUX_PAD_CTRL(LCD_PAD_CTRL),
449df674904SPeng Fan 	MX6_PAD_LCD_DATA04__LCDIF_DATA04 | MUX_PAD_CTRL(LCD_PAD_CTRL),
450df674904SPeng Fan 	MX6_PAD_LCD_DATA05__LCDIF_DATA05 | MUX_PAD_CTRL(LCD_PAD_CTRL),
451df674904SPeng Fan 	MX6_PAD_LCD_DATA06__LCDIF_DATA06 | MUX_PAD_CTRL(LCD_PAD_CTRL),
452df674904SPeng Fan 	MX6_PAD_LCD_DATA07__LCDIF_DATA07 | MUX_PAD_CTRL(LCD_PAD_CTRL),
453df674904SPeng Fan 	MX6_PAD_LCD_DATA08__LCDIF_DATA08 | MUX_PAD_CTRL(LCD_PAD_CTRL),
454df674904SPeng Fan 	MX6_PAD_LCD_DATA09__LCDIF_DATA09 | MUX_PAD_CTRL(LCD_PAD_CTRL),
455df674904SPeng Fan 	MX6_PAD_LCD_DATA10__LCDIF_DATA10 | MUX_PAD_CTRL(LCD_PAD_CTRL),
456df674904SPeng Fan 	MX6_PAD_LCD_DATA11__LCDIF_DATA11 | MUX_PAD_CTRL(LCD_PAD_CTRL),
457df674904SPeng Fan 	MX6_PAD_LCD_DATA12__LCDIF_DATA12 | MUX_PAD_CTRL(LCD_PAD_CTRL),
458df674904SPeng Fan 	MX6_PAD_LCD_DATA13__LCDIF_DATA13 | MUX_PAD_CTRL(LCD_PAD_CTRL),
459df674904SPeng Fan 	MX6_PAD_LCD_DATA14__LCDIF_DATA14 | MUX_PAD_CTRL(LCD_PAD_CTRL),
460df674904SPeng Fan 	MX6_PAD_LCD_DATA15__LCDIF_DATA15 | MUX_PAD_CTRL(LCD_PAD_CTRL),
461df674904SPeng Fan 	MX6_PAD_LCD_DATA16__LCDIF_DATA16 | MUX_PAD_CTRL(LCD_PAD_CTRL),
462df674904SPeng Fan 	MX6_PAD_LCD_DATA17__LCDIF_DATA17 | MUX_PAD_CTRL(LCD_PAD_CTRL),
463df674904SPeng Fan 	MX6_PAD_LCD_DATA18__LCDIF_DATA18 | MUX_PAD_CTRL(LCD_PAD_CTRL),
464df674904SPeng Fan 	MX6_PAD_LCD_DATA19__LCDIF_DATA19 | MUX_PAD_CTRL(LCD_PAD_CTRL),
465df674904SPeng Fan 	MX6_PAD_LCD_DATA20__LCDIF_DATA20 | MUX_PAD_CTRL(LCD_PAD_CTRL),
466df674904SPeng Fan 	MX6_PAD_LCD_DATA21__LCDIF_DATA21 | MUX_PAD_CTRL(LCD_PAD_CTRL),
467df674904SPeng Fan 	MX6_PAD_LCD_DATA22__LCDIF_DATA22 | MUX_PAD_CTRL(LCD_PAD_CTRL),
468df674904SPeng Fan 	MX6_PAD_LCD_DATA23__LCDIF_DATA23 | MUX_PAD_CTRL(LCD_PAD_CTRL),
469df674904SPeng Fan 
470df674904SPeng Fan 	/* LCD_RST */
471df674904SPeng Fan 	MX6_PAD_SNVS_TAMPER9__GPIO5_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
472df674904SPeng Fan 
473df674904SPeng Fan 	/* Use GPIO for Brightness adjustment, duty cycle = period. */
474df674904SPeng Fan 	MX6_PAD_GPIO1_IO08__GPIO1_IO08 | MUX_PAD_CTRL(NO_PAD_CTRL),
475df674904SPeng Fan };
476df674904SPeng Fan 
setup_lcd(void)477df674904SPeng Fan static int setup_lcd(void)
478df674904SPeng Fan {
479708f6927SPeng Fan 	enable_lcdif_clock(LCDIF1_BASE_ADDR, 1);
480df674904SPeng Fan 
481df674904SPeng Fan 	imx_iomux_v3_setup_multiple_pads(lcd_pads, ARRAY_SIZE(lcd_pads));
482df674904SPeng Fan 
483df674904SPeng Fan 	/* Reset the LCD */
4841a8c0199SYe Li 	gpio_request(IMX_GPIO_NR(5, 9), "lcd reset");
485df674904SPeng Fan 	gpio_direction_output(IMX_GPIO_NR(5, 9) , 0);
486df674904SPeng Fan 	udelay(500);
487df674904SPeng Fan 	gpio_direction_output(IMX_GPIO_NR(5, 9) , 1);
488df674904SPeng Fan 
489df674904SPeng Fan 	/* Set Brightness to high */
4901a8c0199SYe Li 	gpio_request(IMX_GPIO_NR(1, 8), "backlight");
491df674904SPeng Fan 	gpio_direction_output(IMX_GPIO_NR(1, 8) , 1);
492df674904SPeng Fan 
493df674904SPeng Fan 	return 0;
494df674904SPeng Fan }
495df674904SPeng Fan #endif
496df674904SPeng Fan 
board_early_init_f(void)497f0ff57b0SPeng Fan int board_early_init_f(void)
498f0ff57b0SPeng Fan {
499f0ff57b0SPeng Fan 	setup_iomux_uart();
500f0ff57b0SPeng Fan 
501f0ff57b0SPeng Fan 	return 0;
502f0ff57b0SPeng Fan }
503f0ff57b0SPeng Fan 
board_init(void)504f0ff57b0SPeng Fan int board_init(void)
505f0ff57b0SPeng Fan {
506f0ff57b0SPeng Fan 	/* Address of boot parameters */
507f0ff57b0SPeng Fan 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
508f0ff57b0SPeng Fan 
5090d4cdb56SPeng Fan #ifdef	CONFIG_FEC_MXC
5100d4cdb56SPeng Fan 	setup_fec(CONFIG_FEC_ENET_DEV);
5110d4cdb56SPeng Fan #endif
5120d4cdb56SPeng Fan 
513f0ff57b0SPeng Fan #ifdef CONFIG_USB_EHCI_MX6
5141a8c0199SYe Li #ifndef CONFIG_DM_USB
515f0ff57b0SPeng Fan 	setup_usb();
516f0ff57b0SPeng Fan #endif
5171a8c0199SYe Li #endif
518f0ff57b0SPeng Fan 
519f0ff57b0SPeng Fan #ifdef CONFIG_FSL_QSPI
520f0ff57b0SPeng Fan 	board_qspi_init();
521f0ff57b0SPeng Fan #endif
522f0ff57b0SPeng Fan 
523df674904SPeng Fan #ifdef CONFIG_VIDEO_MXS
524df674904SPeng Fan 	setup_lcd();
525df674904SPeng Fan #endif
526df674904SPeng Fan 
527f0ff57b0SPeng Fan 	return 0;
528f0ff57b0SPeng Fan }
529f0ff57b0SPeng Fan 
530f0ff57b0SPeng Fan #ifdef CONFIG_CMD_BMODE
531f0ff57b0SPeng Fan static const struct boot_mode board_boot_modes[] = {
532f0ff57b0SPeng Fan 	/* 4 bit bus width */
533f0ff57b0SPeng Fan 	{"sd1", MAKE_CFGVAL(0x42, 0x20, 0x00, 0x00)},
534f0ff57b0SPeng Fan 	{"sd2", MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
535f0ff57b0SPeng Fan 	{"qspi1", MAKE_CFGVAL(0x10, 0x00, 0x00, 0x00)},
536f0ff57b0SPeng Fan 	{NULL,	 0},
537f0ff57b0SPeng Fan };
538f0ff57b0SPeng Fan #endif
539f0ff57b0SPeng Fan 
board_late_init(void)540f0ff57b0SPeng Fan int board_late_init(void)
541f0ff57b0SPeng Fan {
542f0ff57b0SPeng Fan #ifdef CONFIG_CMD_BMODE
543f0ff57b0SPeng Fan 	add_board_boot_modes(board_boot_modes);
544f0ff57b0SPeng Fan #endif
545f0ff57b0SPeng Fan 
546d9cbb264SPeng Fan #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
547382bee57SSimon Glass 	env_set("board_name", "EVK");
548d9cbb264SPeng Fan 
549d9cbb264SPeng Fan 	if (is_mx6ul_9x9_evk())
550382bee57SSimon Glass 		env_set("board_rev", "9X9");
551d9cbb264SPeng Fan 	else
552382bee57SSimon Glass 		env_set("board_rev", "14X14");
553d9cbb264SPeng Fan #endif
554d9cbb264SPeng Fan 
555f0ff57b0SPeng Fan 	return 0;
556f0ff57b0SPeng Fan }
557f0ff57b0SPeng Fan 
checkboard(void)558f0ff57b0SPeng Fan int checkboard(void)
559f0ff57b0SPeng Fan {
560d9cbb264SPeng Fan 	if (is_mx6ul_9x9_evk())
561d9cbb264SPeng Fan 		puts("Board: MX6UL 9x9 EVK\n");
562d9cbb264SPeng Fan 	else
563f0ff57b0SPeng Fan 		puts("Board: MX6UL 14x14 EVK\n");
564f0ff57b0SPeng Fan 
565f0ff57b0SPeng Fan 	return 0;
566f0ff57b0SPeng Fan }
567f0ff57b0SPeng Fan 
568f0ff57b0SPeng Fan #ifdef CONFIG_SPL_BUILD
569b08c8c48SMasahiro Yamada #include <linux/libfdt.h>
570f0ff57b0SPeng Fan #include <spl.h>
571f0ff57b0SPeng Fan #include <asm/arch/mx6-ddr.h>
572f0ff57b0SPeng Fan 
573d9cbb264SPeng Fan 
574d9cbb264SPeng Fan static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
575d9cbb264SPeng Fan 	.grp_addds = 0x00000030,
576d9cbb264SPeng Fan 	.grp_ddrmode_ctl = 0x00020000,
577d9cbb264SPeng Fan 	.grp_b0ds = 0x00000030,
578d9cbb264SPeng Fan 	.grp_ctlds = 0x00000030,
579d9cbb264SPeng Fan 	.grp_b1ds = 0x00000030,
580d9cbb264SPeng Fan 	.grp_ddrpke = 0x00000000,
581d9cbb264SPeng Fan 	.grp_ddrmode = 0x00020000,
582d9cbb264SPeng Fan #ifdef CONFIG_TARGET_MX6UL_9X9_EVK
583d9cbb264SPeng Fan 	.grp_ddr_type = 0x00080000,
584d9cbb264SPeng Fan #else
585d9cbb264SPeng Fan 	.grp_ddr_type = 0x000c0000,
586d9cbb264SPeng Fan #endif
587d9cbb264SPeng Fan };
588d9cbb264SPeng Fan 
589d9cbb264SPeng Fan #ifdef CONFIG_TARGET_MX6UL_9X9_EVK
590d9cbb264SPeng Fan static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
591d9cbb264SPeng Fan 	.dram_dqm0 = 0x00000030,
592d9cbb264SPeng Fan 	.dram_dqm1 = 0x00000030,
593d9cbb264SPeng Fan 	.dram_ras = 0x00000030,
594d9cbb264SPeng Fan 	.dram_cas = 0x00000030,
595d9cbb264SPeng Fan 	.dram_odt0 = 0x00000000,
596d9cbb264SPeng Fan 	.dram_odt1 = 0x00000000,
597d9cbb264SPeng Fan 	.dram_sdba2 = 0x00000000,
598d9cbb264SPeng Fan 	.dram_sdclk_0 = 0x00000030,
599d9cbb264SPeng Fan 	.dram_sdqs0 = 0x00003030,
600d9cbb264SPeng Fan 	.dram_sdqs1 = 0x00003030,
601d9cbb264SPeng Fan 	.dram_reset = 0x00000030,
602d9cbb264SPeng Fan };
603d9cbb264SPeng Fan 
604d9cbb264SPeng Fan static struct mx6_mmdc_calibration mx6_mmcd_calib = {
605d9cbb264SPeng Fan 	.p0_mpwldectrl0 = 0x00000000,
606d9cbb264SPeng Fan 	.p0_mpdgctrl0 = 0x20000000,
607d9cbb264SPeng Fan 	.p0_mprddlctl = 0x4040484f,
608d9cbb264SPeng Fan 	.p0_mpwrdlctl = 0x40405247,
609d9cbb264SPeng Fan 	.mpzqlp2ctl = 0x1b4700c7,
610d9cbb264SPeng Fan };
611d9cbb264SPeng Fan 
612d9cbb264SPeng Fan static struct mx6_lpddr2_cfg mem_ddr = {
613d9cbb264SPeng Fan 	.mem_speed = 800,
614d9cbb264SPeng Fan 	.density = 2,
615d9cbb264SPeng Fan 	.width = 16,
616d9cbb264SPeng Fan 	.banks = 4,
617d9cbb264SPeng Fan 	.rowaddr = 14,
618d9cbb264SPeng Fan 	.coladdr = 10,
619d9cbb264SPeng Fan 	.trcd_lp = 1500,
620d9cbb264SPeng Fan 	.trppb_lp = 1500,
621d9cbb264SPeng Fan 	.trpab_lp = 2000,
622d9cbb264SPeng Fan 	.trasmin = 4250,
623d9cbb264SPeng Fan };
624d9cbb264SPeng Fan 
625d9cbb264SPeng Fan struct mx6_ddr_sysinfo ddr_sysinfo = {
626d9cbb264SPeng Fan 	.dsize = 0,
627d9cbb264SPeng Fan 	.cs_density = 18,
628d9cbb264SPeng Fan 	.ncs = 1,
629d9cbb264SPeng Fan 	.cs1_mirror = 0,
630d9cbb264SPeng Fan 	.walat = 0,
631d9cbb264SPeng Fan 	.ralat = 5,
632d9cbb264SPeng Fan 	.mif3_mode = 3,
633d9cbb264SPeng Fan 	.bi_on = 1,
634d9cbb264SPeng Fan 	.rtt_wr = 0,        /* LPDDR2 does not need rtt_wr rtt_nom */
635d9cbb264SPeng Fan 	.rtt_nom = 0,
636d9cbb264SPeng Fan 	.sde_to_rst = 0,    /* LPDDR2 does not need this field */
637d9cbb264SPeng Fan 	.rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
638d9cbb264SPeng Fan 	.ddr_type = DDR_TYPE_LPDDR2,
639edf00937SFabio Estevam 	.refsel = 0,	/* Refresh cycles at 64KHz */
640edf00937SFabio Estevam 	.refr = 3,	/* 4 refresh commands per refresh cycle */
641d9cbb264SPeng Fan };
642d9cbb264SPeng Fan 
643d9cbb264SPeng Fan #else
644d9cbb264SPeng Fan static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
645f0ff57b0SPeng Fan 	.dram_dqm0 = 0x00000030,
646f0ff57b0SPeng Fan 	.dram_dqm1 = 0x00000030,
647f0ff57b0SPeng Fan 	.dram_ras = 0x00000030,
648f0ff57b0SPeng Fan 	.dram_cas = 0x00000030,
649f0ff57b0SPeng Fan 	.dram_odt0 = 0x00000030,
650f0ff57b0SPeng Fan 	.dram_odt1 = 0x00000030,
651f0ff57b0SPeng Fan 	.dram_sdba2 = 0x00000000,
652b343417eSFabio Estevam 	.dram_sdclk_0 = 0x00000030,
653b343417eSFabio Estevam 	.dram_sdqs0 = 0x00000030,
654f0ff57b0SPeng Fan 	.dram_sdqs1 = 0x00000030,
655f0ff57b0SPeng Fan 	.dram_reset = 0x00000030,
656f0ff57b0SPeng Fan };
657f0ff57b0SPeng Fan 
658d9cbb264SPeng Fan static struct mx6_mmdc_calibration mx6_mmcd_calib = {
659b343417eSFabio Estevam 	.p0_mpwldectrl0 = 0x00000000,
660b343417eSFabio Estevam 	.p0_mpdgctrl0 = 0x41570155,
661b343417eSFabio Estevam 	.p0_mprddlctl = 0x4040474A,
662b343417eSFabio Estevam 	.p0_mpwrdlctl = 0x40405550,
663f0ff57b0SPeng Fan };
664f0ff57b0SPeng Fan 
665d9cbb264SPeng Fan struct mx6_ddr_sysinfo ddr_sysinfo = {
666d9cbb264SPeng Fan 	.dsize = 0,
667d9cbb264SPeng Fan 	.cs_density = 20,
668d9cbb264SPeng Fan 	.ncs = 1,
669d9cbb264SPeng Fan 	.cs1_mirror = 0,
670d9cbb264SPeng Fan 	.rtt_wr = 2,
671d9cbb264SPeng Fan 	.rtt_nom = 1,		/* RTT_Nom = RZQ/2 */
672b343417eSFabio Estevam 	.walat = 0,		/* Write additional latency */
673d9cbb264SPeng Fan 	.ralat = 5,		/* Read additional latency */
674d9cbb264SPeng Fan 	.mif3_mode = 3,		/* Command prediction working mode */
675d9cbb264SPeng Fan 	.bi_on = 1,		/* Bank interleaving enabled */
676d9cbb264SPeng Fan 	.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
677d9cbb264SPeng Fan 	.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
678d9cbb264SPeng Fan 	.ddr_type = DDR_TYPE_DDR3,
6797dbda25eSFabio Estevam 	.refsel = 0,	/* Refresh cycles at 64KHz */
6807dbda25eSFabio Estevam 	.refr = 1,	/* 2 refresh commands per refresh cycle */
681d9cbb264SPeng Fan };
682d9cbb264SPeng Fan 
683f0ff57b0SPeng Fan static struct mx6_ddr3_cfg mem_ddr = {
684f0ff57b0SPeng Fan 	.mem_speed = 800,
685f0ff57b0SPeng Fan 	.density = 4,
686f0ff57b0SPeng Fan 	.width = 16,
687f0ff57b0SPeng Fan 	.banks = 8,
688f0ff57b0SPeng Fan 	.rowaddr = 15,
689f0ff57b0SPeng Fan 	.coladdr = 10,
690f0ff57b0SPeng Fan 	.pagesz = 2,
691f0ff57b0SPeng Fan 	.trcd = 1375,
692f0ff57b0SPeng Fan 	.trcmin = 4875,
693f0ff57b0SPeng Fan 	.trasmin = 3500,
694f0ff57b0SPeng Fan };
695d9cbb264SPeng Fan #endif
696f0ff57b0SPeng Fan 
ccgr_init(void)697f0ff57b0SPeng Fan static void ccgr_init(void)
698f0ff57b0SPeng Fan {
699f0ff57b0SPeng Fan 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
700f0ff57b0SPeng Fan 
701f0ff57b0SPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR0);
702f0ff57b0SPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR1);
703f0ff57b0SPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR2);
704f0ff57b0SPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR3);
705f0ff57b0SPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR4);
706f0ff57b0SPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR5);
707f0ff57b0SPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR6);
708f0ff57b0SPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR7);
709f0ff57b0SPeng Fan }
710f0ff57b0SPeng Fan 
spl_dram_init(void)711f0ff57b0SPeng Fan static void spl_dram_init(void)
712f0ff57b0SPeng Fan {
713f0ff57b0SPeng Fan 	mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
714d9cbb264SPeng Fan 	mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
715f0ff57b0SPeng Fan }
716f0ff57b0SPeng Fan 
board_init_f(ulong dummy)717f0ff57b0SPeng Fan void board_init_f(ulong dummy)
718f0ff57b0SPeng Fan {
719ab25f0f6SFabio Estevam 	ccgr_init();
720ab25f0f6SFabio Estevam 
721f0ff57b0SPeng Fan 	/* setup AIPS and disable watchdog */
722f0ff57b0SPeng Fan 	arch_cpu_init();
723f0ff57b0SPeng Fan 
724f0ff57b0SPeng Fan 	/* iomux and setup of i2c */
725f0ff57b0SPeng Fan 	board_early_init_f();
726f0ff57b0SPeng Fan 
727f0ff57b0SPeng Fan 	/* setup GP timer */
728f0ff57b0SPeng Fan 	timer_init();
729f0ff57b0SPeng Fan 
730f0ff57b0SPeng Fan 	/* UART clocks enabled and gd valid - init serial console */
731f0ff57b0SPeng Fan 	preloader_console_init();
732f0ff57b0SPeng Fan 
733f0ff57b0SPeng Fan 	/* DDR initialization */
734f0ff57b0SPeng Fan 	spl_dram_init();
735f0ff57b0SPeng Fan 
736f0ff57b0SPeng Fan 	/* Clear the BSS. */
737f0ff57b0SPeng Fan 	memset(__bss_start, 0, __bss_end - __bss_start);
738f0ff57b0SPeng Fan 
739f0ff57b0SPeng Fan 	/* load/boot image from boot device */
740f0ff57b0SPeng Fan 	board_init_r(NULL, 0);
741f0ff57b0SPeng Fan }
742f0ff57b0SPeng Fan #endif
743