xref: /openbmc/u-boot/board/freescale/mx6slevk/mx6slevk.c (revision e7d3b21bb78a04109574394d1c2cbd2e951b95ac)
157ca432fSFabio Estevam /*
257ca432fSFabio Estevam  * Copyright (C) 2013 Freescale Semiconductor, Inc.
357ca432fSFabio Estevam  *
457ca432fSFabio Estevam  * Author: Fabio Estevam <fabio.estevam@freescale.com>
557ca432fSFabio Estevam  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
757ca432fSFabio Estevam  */
857ca432fSFabio Estevam 
957ca432fSFabio Estevam #include <asm/arch/clock.h>
1057ca432fSFabio Estevam #include <asm/arch/iomux.h>
11*e7d3b21bSPeng Fan #include <asm/arch/crm_regs.h>
1257ca432fSFabio Estevam #include <asm/arch/imx-regs.h>
13*e7d3b21bSPeng Fan #include <asm/arch/mx6-ddr.h>
1457ca432fSFabio Estevam #include <asm/arch/mx6-pins.h>
1557ca432fSFabio Estevam #include <asm/arch/sys_proto.h>
1657ca432fSFabio Estevam #include <asm/gpio.h>
1757ca432fSFabio Estevam #include <asm/imx-common/iomux-v3.h>
18af38bf6bSPeng Fan #include <asm/imx-common/mxc_i2c.h>
193acb011cSEric Nelson #include <asm/imx-common/spi.h>
2057ca432fSFabio Estevam #include <asm/io.h>
211ace4022SAlexey Brodkin #include <linux/sizes.h>
2257ca432fSFabio Estevam #include <common.h>
2357ca432fSFabio Estevam #include <fsl_esdhc.h>
24af38bf6bSPeng Fan #include <i2c.h>
2557ca432fSFabio Estevam #include <mmc.h>
2631f07964SFabio Estevam #include <netdev.h>
27af38bf6bSPeng Fan #include <power/pmic.h>
28af38bf6bSPeng Fan #include <power/pfuze100_pmic.h>
29af38bf6bSPeng Fan #include "../common/pfuze.h"
303b9c1a5dSPeng Fan #include <usb.h>
313b9c1a5dSPeng Fan #include <usb/ehci-fsl.h>
3257ca432fSFabio Estevam 
3357ca432fSFabio Estevam DECLARE_GLOBAL_DATA_PTR;
3457ca432fSFabio Estevam 
357e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
367e2173cfSBenoît Thébaudeau 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
377e2173cfSBenoît Thébaudeau 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
3857ca432fSFabio Estevam 
397e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP |			\
407e2173cfSBenoît Thébaudeau 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
417e2173cfSBenoît Thébaudeau 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
4257ca432fSFabio Estevam 
4331f07964SFabio Estevam #define ENET_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |             \
4431f07964SFabio Estevam 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED   |             \
4531f07964SFabio Estevam 	PAD_CTL_DSE_40ohm   | PAD_CTL_HYS)
4631f07964SFabio Estevam 
47694c3bc1SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
48694c3bc1SFabio Estevam 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
49694c3bc1SFabio Estevam 
50af38bf6bSPeng Fan #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
51af38bf6bSPeng Fan 		      PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |	\
52af38bf6bSPeng Fan 		      PAD_CTL_DSE_40ohm | PAD_CTL_HYS |		\
53af38bf6bSPeng Fan 		      PAD_CTL_ODE | PAD_CTL_SRE_FAST)
54af38bf6bSPeng Fan 
5516edd347SFabio Estevam #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
5616edd347SFabio Estevam 			PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\
5716edd347SFabio Estevam 			PAD_CTL_DSE_80ohm | PAD_CTL_HYS |	\
5816edd347SFabio Estevam 			PAD_CTL_SRE_FAST)
5916edd347SFabio Estevam 
6031f07964SFabio Estevam #define ETH_PHY_RESET	IMX_GPIO_NR(4, 21)
6131f07964SFabio Estevam 
6257ca432fSFabio Estevam int dram_init(void)
6357ca432fSFabio Estevam {
6457ca432fSFabio Estevam 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
6557ca432fSFabio Estevam 
6657ca432fSFabio Estevam 	return 0;
6757ca432fSFabio Estevam }
6857ca432fSFabio Estevam 
6957ca432fSFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = {
7057ca432fSFabio Estevam 	MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
7157ca432fSFabio Estevam 	MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
7257ca432fSFabio Estevam };
7357ca432fSFabio Estevam 
7436255d67SYe.Li static iomux_v3_cfg_t const usdhc1_pads[] = {
7536255d67SYe.Li 	/* 8 bit SD */
7636255d67SYe.Li 	MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7736255d67SYe.Li 	MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7836255d67SYe.Li 	MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7936255d67SYe.Li 	MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8036255d67SYe.Li 	MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8136255d67SYe.Li 	MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8236255d67SYe.Li 	MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8336255d67SYe.Li 	MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8436255d67SYe.Li 	MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8536255d67SYe.Li 	MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8636255d67SYe.Li 
8736255d67SYe.Li 	/*CD pin*/
8836255d67SYe.Li 	MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
8936255d67SYe.Li };
9036255d67SYe.Li 
9157ca432fSFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = {
9257ca432fSFabio Estevam 	MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9357ca432fSFabio Estevam 	MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9457ca432fSFabio Estevam 	MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9557ca432fSFabio Estevam 	MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9657ca432fSFabio Estevam 	MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9757ca432fSFabio Estevam 	MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9836255d67SYe.Li 
9936255d67SYe.Li 	/*CD pin*/
10036255d67SYe.Li 	MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
10136255d67SYe.Li };
10236255d67SYe.Li 
10336255d67SYe.Li static iomux_v3_cfg_t const usdhc3_pads[] = {
10436255d67SYe.Li 	MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10536255d67SYe.Li 	MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10636255d67SYe.Li 	MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10736255d67SYe.Li 	MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10836255d67SYe.Li 	MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10936255d67SYe.Li 	MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
11036255d67SYe.Li 
11136255d67SYe.Li 	/*CD pin*/
11236255d67SYe.Li 	MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
11357ca432fSFabio Estevam };
11457ca432fSFabio Estevam 
11531f07964SFabio Estevam static iomux_v3_cfg_t const fec_pads[] = {
11631f07964SFabio Estevam 	MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
11731f07964SFabio Estevam 	MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
11831f07964SFabio Estevam 	MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
11931f07964SFabio Estevam 	MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
12031f07964SFabio Estevam 	MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
12131f07964SFabio Estevam 	MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
12231f07964SFabio Estevam 	MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
12331f07964SFabio Estevam 	MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
12431f07964SFabio Estevam 	MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
12531f07964SFabio Estevam 	MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
12631f07964SFabio Estevam 	MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
12731f07964SFabio Estevam };
12831f07964SFabio Estevam 
129694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI
130694c3bc1SFabio Estevam static iomux_v3_cfg_t ecspi1_pads[] = {
131694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
132694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
133694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
134694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_SS0__GPIO4_IO11  | MUX_PAD_CTRL(NO_PAD_CTRL),
135694c3bc1SFabio Estevam };
136694c3bc1SFabio Estevam 
137155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
138155fa9afSNikita Kiryanov {
139155fa9afSNikita Kiryanov 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
140155fa9afSNikita Kiryanov }
141155fa9afSNikita Kiryanov 
142694c3bc1SFabio Estevam static void setup_spi(void)
143694c3bc1SFabio Estevam {
144694c3bc1SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
145694c3bc1SFabio Estevam }
146694c3bc1SFabio Estevam #endif
147694c3bc1SFabio Estevam 
14857ca432fSFabio Estevam static void setup_iomux_uart(void)
14957ca432fSFabio Estevam {
15057ca432fSFabio Estevam 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
15157ca432fSFabio Estevam }
15257ca432fSFabio Estevam 
15331f07964SFabio Estevam static void setup_iomux_fec(void)
15431f07964SFabio Estevam {
15531f07964SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
15631f07964SFabio Estevam 
15731f07964SFabio Estevam 	/* Reset LAN8720 PHY */
15831f07964SFabio Estevam 	gpio_direction_output(ETH_PHY_RESET , 0);
15931f07964SFabio Estevam 	udelay(1000);
16031f07964SFabio Estevam 	gpio_set_value(ETH_PHY_RESET, 1);
16131f07964SFabio Estevam }
16231f07964SFabio Estevam 
16336255d67SYe.Li #define USDHC1_CD_GPIO	IMX_GPIO_NR(4, 7)
16436255d67SYe.Li #define USDHC2_CD_GPIO	IMX_GPIO_NR(5, 0)
16536255d67SYe.Li #define USDHC3_CD_GPIO	IMX_GPIO_NR(3, 22)
16636255d67SYe.Li 
16736255d67SYe.Li static struct fsl_esdhc_cfg usdhc_cfg[3] = {
16836255d67SYe.Li 	{USDHC1_BASE_ADDR},
16936255d67SYe.Li 	{USDHC2_BASE_ADDR, 0, 4},
17036255d67SYe.Li 	{USDHC3_BASE_ADDR, 0, 4},
17157ca432fSFabio Estevam };
17257ca432fSFabio Estevam 
17357ca432fSFabio Estevam int board_mmc_getcd(struct mmc *mmc)
17457ca432fSFabio Estevam {
17536255d67SYe.Li 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
17636255d67SYe.Li 	int ret = 0;
17736255d67SYe.Li 
17836255d67SYe.Li 	switch (cfg->esdhc_base) {
17936255d67SYe.Li 	case USDHC1_BASE_ADDR:
18036255d67SYe.Li 		ret = !gpio_get_value(USDHC1_CD_GPIO);
18136255d67SYe.Li 		break;
18236255d67SYe.Li 	case USDHC2_BASE_ADDR:
18336255d67SYe.Li 		ret = !gpio_get_value(USDHC2_CD_GPIO);
18436255d67SYe.Li 		break;
18536255d67SYe.Li 	case USDHC3_BASE_ADDR:
18636255d67SYe.Li 		ret = !gpio_get_value(USDHC3_CD_GPIO);
18736255d67SYe.Li 		break;
18836255d67SYe.Li 	}
18936255d67SYe.Li 
19036255d67SYe.Li 	return ret;
19157ca432fSFabio Estevam }
19257ca432fSFabio Estevam 
19357ca432fSFabio Estevam int board_mmc_init(bd_t *bis)
19457ca432fSFabio Estevam {
195*e7d3b21bSPeng Fan #ifndef CONFIG_SPL_BUILD
19636255d67SYe.Li 	int i, ret;
19757ca432fSFabio Estevam 
19836255d67SYe.Li 	/*
19936255d67SYe.Li 	 * According to the board_mmc_init() the following map is done:
20036255d67SYe.Li 	 * (U-boot device node)    (Physical Port)
20136255d67SYe.Li 	 * mmc0                    USDHC1
20236255d67SYe.Li 	 * mmc1                    USDHC2
20336255d67SYe.Li 	 * mmc2                    USDHC3
20436255d67SYe.Li 	 */
20536255d67SYe.Li 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
20636255d67SYe.Li 		switch (i) {
20736255d67SYe.Li 		case 0:
20836255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
20936255d67SYe.Li 				usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
21036255d67SYe.Li 			gpio_direction_input(USDHC1_CD_GPIO);
21136255d67SYe.Li 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
21236255d67SYe.Li 			break;
21336255d67SYe.Li 		case 1:
21436255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
21536255d67SYe.Li 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
21636255d67SYe.Li 			gpio_direction_input(USDHC2_CD_GPIO);
21736255d67SYe.Li 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
21836255d67SYe.Li 			break;
21936255d67SYe.Li 		case 2:
22036255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
22136255d67SYe.Li 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
22236255d67SYe.Li 			gpio_direction_input(USDHC3_CD_GPIO);
22336255d67SYe.Li 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
22436255d67SYe.Li 			break;
22536255d67SYe.Li 		default:
22636255d67SYe.Li 			printf("Warning: you configured more USDHC controllers"
22736255d67SYe.Li 				"(%d) than supported by the board\n", i + 1);
22836255d67SYe.Li 			return -EINVAL;
22936255d67SYe.Li 			}
23036255d67SYe.Li 
23136255d67SYe.Li 			ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
23236255d67SYe.Li 			if (ret) {
23336255d67SYe.Li 				printf("Warning: failed to initialize "
23436255d67SYe.Li 					"mmc dev %d\n", i);
23536255d67SYe.Li 				return ret;
23636255d67SYe.Li 			}
23736255d67SYe.Li 	}
23836255d67SYe.Li 
23936255d67SYe.Li 	return 0;
240*e7d3b21bSPeng Fan #else
241*e7d3b21bSPeng Fan 	struct src *src_regs = (struct src *)SRC_BASE_ADDR;
242*e7d3b21bSPeng Fan 	u32 val;
243*e7d3b21bSPeng Fan 	u32 port;
244*e7d3b21bSPeng Fan 
245*e7d3b21bSPeng Fan 	val = readl(&src_regs->sbmr1);
246*e7d3b21bSPeng Fan 
247*e7d3b21bSPeng Fan 	/* Boot from USDHC */
248*e7d3b21bSPeng Fan 	port = (val >> 11) & 0x3;
249*e7d3b21bSPeng Fan 	switch (port) {
250*e7d3b21bSPeng Fan 	case 0:
251*e7d3b21bSPeng Fan 		imx_iomux_v3_setup_multiple_pads(usdhc1_pads,
252*e7d3b21bSPeng Fan 						 ARRAY_SIZE(usdhc1_pads));
253*e7d3b21bSPeng Fan 		gpio_direction_input(USDHC1_CD_GPIO);
254*e7d3b21bSPeng Fan 		usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
255*e7d3b21bSPeng Fan 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
256*e7d3b21bSPeng Fan 		break;
257*e7d3b21bSPeng Fan 	case 1:
258*e7d3b21bSPeng Fan 		imx_iomux_v3_setup_multiple_pads(usdhc2_pads,
259*e7d3b21bSPeng Fan 						 ARRAY_SIZE(usdhc2_pads));
260*e7d3b21bSPeng Fan 		gpio_direction_input(USDHC2_CD_GPIO);
261*e7d3b21bSPeng Fan 		usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
262*e7d3b21bSPeng Fan 		usdhc_cfg[0].max_bus_width = 4;
263*e7d3b21bSPeng Fan 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
264*e7d3b21bSPeng Fan 		break;
265*e7d3b21bSPeng Fan 	case 2:
266*e7d3b21bSPeng Fan 		imx_iomux_v3_setup_multiple_pads(usdhc3_pads,
267*e7d3b21bSPeng Fan 						 ARRAY_SIZE(usdhc3_pads));
268*e7d3b21bSPeng Fan 		gpio_direction_input(USDHC3_CD_GPIO);
269*e7d3b21bSPeng Fan 		usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
270*e7d3b21bSPeng Fan 		usdhc_cfg[0].max_bus_width = 4;
271*e7d3b21bSPeng Fan 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
272*e7d3b21bSPeng Fan 		break;
273*e7d3b21bSPeng Fan 	}
274*e7d3b21bSPeng Fan 
275*e7d3b21bSPeng Fan 	gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
276*e7d3b21bSPeng Fan 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
277*e7d3b21bSPeng Fan #endif
27857ca432fSFabio Estevam }
27957ca432fSFabio Estevam 
280af38bf6bSPeng Fan #ifdef CONFIG_SYS_I2C_MXC
281af38bf6bSPeng Fan #define PC	MUX_PAD_CTRL(I2C_PAD_CTRL)
282af38bf6bSPeng Fan /* I2C1 for PMIC */
283af38bf6bSPeng Fan struct i2c_pads_info i2c_pad_info1 = {
284af38bf6bSPeng Fan 	.sda = {
285af38bf6bSPeng Fan 		.i2c_mode = MX6_PAD_I2C1_SDA__I2C1_SDA | PC,
286af38bf6bSPeng Fan 		.gpio_mode = MX6_PAD_I2C1_SDA__GPIO_3_13 | PC,
287af38bf6bSPeng Fan 		.gp = IMX_GPIO_NR(3, 13),
288af38bf6bSPeng Fan 	},
289af38bf6bSPeng Fan 	.scl = {
290af38bf6bSPeng Fan 		.i2c_mode = MX6_PAD_I2C1_SCL__I2C1_SCL | PC,
291af38bf6bSPeng Fan 		.gpio_mode = MX6_PAD_I2C1_SCL__GPIO_3_12 | PC,
292af38bf6bSPeng Fan 		.gp = IMX_GPIO_NR(3, 12),
293af38bf6bSPeng Fan 	},
294af38bf6bSPeng Fan };
295af38bf6bSPeng Fan 
296af38bf6bSPeng Fan int power_init_board(void)
297af38bf6bSPeng Fan {
298af38bf6bSPeng Fan 	struct pmic *p;
299af38bf6bSPeng Fan 
300af38bf6bSPeng Fan 	p = pfuze_common_init(I2C_PMIC);
301af38bf6bSPeng Fan 	if (!p)
302af38bf6bSPeng Fan 		return -ENODEV;
303af38bf6bSPeng Fan 
304af38bf6bSPeng Fan 	return pfuze_mode_init(p, APS_PFM);
305af38bf6bSPeng Fan }
306af38bf6bSPeng Fan #endif
307af38bf6bSPeng Fan 
30831f07964SFabio Estevam #ifdef CONFIG_FEC_MXC
30931f07964SFabio Estevam int board_eth_init(bd_t *bis)
31031f07964SFabio Estevam {
31131f07964SFabio Estevam 	setup_iomux_fec();
31231f07964SFabio Estevam 
31312c20c0cSFabio Estevam 	return cpu_eth_init(bis);
31431f07964SFabio Estevam }
31531f07964SFabio Estevam 
31631f07964SFabio Estevam static int setup_fec(void)
31731f07964SFabio Estevam {
3180a11d6f2SFabio Estevam 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
31931f07964SFabio Estevam 
32031f07964SFabio Estevam 	/* clear gpr1[14], gpr1[18:17] to select anatop clock */
32131f07964SFabio Estevam 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
32231f07964SFabio Estevam 
3236d97dc10SPeng Fan 	return enable_fec_anatop_clock(0, ENET_50MHZ);
32431f07964SFabio Estevam }
32531f07964SFabio Estevam #endif
32631f07964SFabio Estevam 
3273b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
3283b9c1a5dSPeng Fan #define USB_OTHERREGS_OFFSET	0x800
3293b9c1a5dSPeng Fan #define UCTRL_PWR_POL		(1 << 9)
3303b9c1a5dSPeng Fan 
3313b9c1a5dSPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = {
3323b9c1a5dSPeng Fan 	/* OTG1 */
3333b9c1a5dSPeng Fan 	MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
33416edd347SFabio Estevam 	MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
3353b9c1a5dSPeng Fan 	/* OTG2 */
3363b9c1a5dSPeng Fan 	MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
3373b9c1a5dSPeng Fan };
3383b9c1a5dSPeng Fan 
3393b9c1a5dSPeng Fan static void setup_usb(void)
3403b9c1a5dSPeng Fan {
3413b9c1a5dSPeng Fan 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
3423b9c1a5dSPeng Fan 					 ARRAY_SIZE(usb_otg_pads));
3433b9c1a5dSPeng Fan }
3443b9c1a5dSPeng Fan 
3453b9c1a5dSPeng Fan int board_usb_phy_mode(int port)
3463b9c1a5dSPeng Fan {
3473b9c1a5dSPeng Fan 	if (port == 1)
3483b9c1a5dSPeng Fan 		return USB_INIT_HOST;
3493b9c1a5dSPeng Fan 	else
3503b9c1a5dSPeng Fan 		return usb_phy_mode(port);
3513b9c1a5dSPeng Fan }
3523b9c1a5dSPeng Fan 
3533b9c1a5dSPeng Fan int board_ehci_hcd_init(int port)
3543b9c1a5dSPeng Fan {
3553b9c1a5dSPeng Fan 	u32 *usbnc_usb_ctrl;
3563b9c1a5dSPeng Fan 
3573b9c1a5dSPeng Fan 	if (port > 1)
3583b9c1a5dSPeng Fan 		return -EINVAL;
3593b9c1a5dSPeng Fan 
3603b9c1a5dSPeng Fan 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
3613b9c1a5dSPeng Fan 				 port * 4);
3623b9c1a5dSPeng Fan 
3633b9c1a5dSPeng Fan 	/* Set Power polarity */
3643b9c1a5dSPeng Fan 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
3653b9c1a5dSPeng Fan 
3663b9c1a5dSPeng Fan 	return 0;
3673b9c1a5dSPeng Fan }
3683b9c1a5dSPeng Fan #endif
36931f07964SFabio Estevam 
37057ca432fSFabio Estevam int board_early_init_f(void)
37157ca432fSFabio Estevam {
37257ca432fSFabio Estevam 	setup_iomux_uart();
373694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI
374694c3bc1SFabio Estevam 	setup_spi();
375694c3bc1SFabio Estevam #endif
37657ca432fSFabio Estevam 	return 0;
37757ca432fSFabio Estevam }
37857ca432fSFabio Estevam 
37957ca432fSFabio Estevam int board_init(void)
38057ca432fSFabio Estevam {
38157ca432fSFabio Estevam 	/* address of boot parameters */
38257ca432fSFabio Estevam 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
38357ca432fSFabio Estevam 
384af38bf6bSPeng Fan #ifdef CONFIG_SYS_I2C_MXC
385af38bf6bSPeng Fan 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
386af38bf6bSPeng Fan #endif
387af38bf6bSPeng Fan 
38831f07964SFabio Estevam #ifdef	CONFIG_FEC_MXC
38931f07964SFabio Estevam 	setup_fec();
39031f07964SFabio Estevam #endif
3913b9c1a5dSPeng Fan 
3923b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
3933b9c1a5dSPeng Fan 	setup_usb();
3943b9c1a5dSPeng Fan #endif
3953b9c1a5dSPeng Fan 
39657ca432fSFabio Estevam 	return 0;
39757ca432fSFabio Estevam }
39857ca432fSFabio Estevam 
39957ca432fSFabio Estevam int checkboard(void)
40057ca432fSFabio Estevam {
40157ca432fSFabio Estevam 	puts("Board: MX6SLEVK\n");
40257ca432fSFabio Estevam 
40357ca432fSFabio Estevam 	return 0;
40457ca432fSFabio Estevam }
405*e7d3b21bSPeng Fan 
406*e7d3b21bSPeng Fan #ifdef CONFIG_SPL_BUILD
407*e7d3b21bSPeng Fan #include <spl.h>
408*e7d3b21bSPeng Fan #include <libfdt.h>
409*e7d3b21bSPeng Fan 
410*e7d3b21bSPeng Fan const struct mx6sl_iomux_ddr_regs mx6_ddr_ioregs = {
411*e7d3b21bSPeng Fan 	.dram_sdqs0 = 0x00003030,
412*e7d3b21bSPeng Fan 	.dram_sdqs1 = 0x00003030,
413*e7d3b21bSPeng Fan 	.dram_sdqs2 = 0x00003030,
414*e7d3b21bSPeng Fan 	.dram_sdqs3 = 0x00003030,
415*e7d3b21bSPeng Fan 	.dram_dqm0 = 0x00000030,
416*e7d3b21bSPeng Fan 	.dram_dqm1 = 0x00000030,
417*e7d3b21bSPeng Fan 	.dram_dqm2 = 0x00000030,
418*e7d3b21bSPeng Fan 	.dram_dqm3 = 0x00000030,
419*e7d3b21bSPeng Fan 	.dram_cas  = 0x00000030,
420*e7d3b21bSPeng Fan 	.dram_ras  = 0x00000030,
421*e7d3b21bSPeng Fan 	.dram_sdclk_0 = 0x00000028,
422*e7d3b21bSPeng Fan 	.dram_reset = 0x00000030,
423*e7d3b21bSPeng Fan 	.dram_sdba2 = 0x00000000,
424*e7d3b21bSPeng Fan 	.dram_odt0 = 0x00000008,
425*e7d3b21bSPeng Fan 	.dram_odt1 = 0x00000008,
426*e7d3b21bSPeng Fan };
427*e7d3b21bSPeng Fan 
428*e7d3b21bSPeng Fan const struct mx6sl_iomux_grp_regs mx6_grp_ioregs = {
429*e7d3b21bSPeng Fan 	.grp_b0ds = 0x00000030,
430*e7d3b21bSPeng Fan 	.grp_b1ds = 0x00000030,
431*e7d3b21bSPeng Fan 	.grp_b2ds = 0x00000030,
432*e7d3b21bSPeng Fan 	.grp_b3ds = 0x00000030,
433*e7d3b21bSPeng Fan 	.grp_addds = 0x00000030,
434*e7d3b21bSPeng Fan 	.grp_ctlds = 0x00000030,
435*e7d3b21bSPeng Fan 	.grp_ddrmode_ctl = 0x00020000,
436*e7d3b21bSPeng Fan 	.grp_ddrpke = 0x00000000,
437*e7d3b21bSPeng Fan 	.grp_ddrmode = 0x00020000,
438*e7d3b21bSPeng Fan 	.grp_ddr_type = 0x00080000,
439*e7d3b21bSPeng Fan };
440*e7d3b21bSPeng Fan 
441*e7d3b21bSPeng Fan const struct mx6_mmdc_calibration mx6_mmcd_calib = {
442*e7d3b21bSPeng Fan 	.p0_mpdgctrl0 =  0x20000000,
443*e7d3b21bSPeng Fan 	.p0_mpdgctrl1 =  0x00000000,
444*e7d3b21bSPeng Fan 	.p0_mprddlctl =  0x4241444a,
445*e7d3b21bSPeng Fan 	.p0_mpwrdlctl =  0x3030312b,
446*e7d3b21bSPeng Fan 	.mpzqlp2ctl = 0x1b4700c7,
447*e7d3b21bSPeng Fan };
448*e7d3b21bSPeng Fan 
449*e7d3b21bSPeng Fan static struct mx6_lpddr2_cfg mem_ddr = {
450*e7d3b21bSPeng Fan 	.mem_speed = 800,
451*e7d3b21bSPeng Fan 	.density = 4,
452*e7d3b21bSPeng Fan 	.width = 32,
453*e7d3b21bSPeng Fan 	.banks = 8,
454*e7d3b21bSPeng Fan 	.rowaddr = 14,
455*e7d3b21bSPeng Fan 	.coladdr = 10,
456*e7d3b21bSPeng Fan 	.trcd_lp = 2000,
457*e7d3b21bSPeng Fan 	.trppb_lp = 2000,
458*e7d3b21bSPeng Fan 	.trpab_lp = 2250,
459*e7d3b21bSPeng Fan 	.trasmin = 4200,
460*e7d3b21bSPeng Fan };
461*e7d3b21bSPeng Fan 
462*e7d3b21bSPeng Fan static void ccgr_init(void)
463*e7d3b21bSPeng Fan {
464*e7d3b21bSPeng Fan 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
465*e7d3b21bSPeng Fan 
466*e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR0);
467*e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR1);
468*e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR2);
469*e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR3);
470*e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR4);
471*e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR5);
472*e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR6);
473*e7d3b21bSPeng Fan 
474*e7d3b21bSPeng Fan 	writel(0x00260324, &ccm->cbcmr);
475*e7d3b21bSPeng Fan }
476*e7d3b21bSPeng Fan 
477*e7d3b21bSPeng Fan static void spl_dram_init(void)
478*e7d3b21bSPeng Fan {
479*e7d3b21bSPeng Fan 	struct mx6_ddr_sysinfo sysinfo = {
480*e7d3b21bSPeng Fan 		.dsize = mem_ddr.width / 32,
481*e7d3b21bSPeng Fan 		.cs_density = 20,
482*e7d3b21bSPeng Fan 		.ncs = 2,
483*e7d3b21bSPeng Fan 		.cs1_mirror = 0,
484*e7d3b21bSPeng Fan 		.walat = 0,
485*e7d3b21bSPeng Fan 		.ralat = 2,
486*e7d3b21bSPeng Fan 		.mif3_mode = 3,
487*e7d3b21bSPeng Fan 		.bi_on = 1,
488*e7d3b21bSPeng Fan 		.rtt_wr = 0,        /* LPDDR2 does not need rtt_wr rtt_nom */
489*e7d3b21bSPeng Fan 		.rtt_nom = 0,
490*e7d3b21bSPeng Fan 		.sde_to_rst = 0,    /* LPDDR2 does not need this field */
491*e7d3b21bSPeng Fan 		.rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
492*e7d3b21bSPeng Fan 		.ddr_type = DDR_TYPE_LPDDR2,
493*e7d3b21bSPeng Fan 	};
494*e7d3b21bSPeng Fan 	mx6sl_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
495*e7d3b21bSPeng Fan 	mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
496*e7d3b21bSPeng Fan }
497*e7d3b21bSPeng Fan 
498*e7d3b21bSPeng Fan void board_init_f(ulong dummy)
499*e7d3b21bSPeng Fan {
500*e7d3b21bSPeng Fan 	/* setup AIPS and disable watchdog */
501*e7d3b21bSPeng Fan 	arch_cpu_init();
502*e7d3b21bSPeng Fan 
503*e7d3b21bSPeng Fan 	ccgr_init();
504*e7d3b21bSPeng Fan 
505*e7d3b21bSPeng Fan 	/* iomux and setup of i2c */
506*e7d3b21bSPeng Fan 	board_early_init_f();
507*e7d3b21bSPeng Fan 
508*e7d3b21bSPeng Fan 	/* setup GP timer */
509*e7d3b21bSPeng Fan 	timer_init();
510*e7d3b21bSPeng Fan 
511*e7d3b21bSPeng Fan 	/* UART clocks enabled and gd valid - init serial console */
512*e7d3b21bSPeng Fan 	preloader_console_init();
513*e7d3b21bSPeng Fan 
514*e7d3b21bSPeng Fan 	/* DDR initialization */
515*e7d3b21bSPeng Fan 	spl_dram_init();
516*e7d3b21bSPeng Fan 
517*e7d3b21bSPeng Fan 	/* Clear the BSS. */
518*e7d3b21bSPeng Fan 	memset(__bss_start, 0, __bss_end - __bss_start);
519*e7d3b21bSPeng Fan 
520*e7d3b21bSPeng Fan 	/* load/boot image from boot device */
521*e7d3b21bSPeng Fan 	board_init_r(NULL, 0);
522*e7d3b21bSPeng Fan }
523*e7d3b21bSPeng Fan 
524*e7d3b21bSPeng Fan void reset_cpu(ulong addr)
525*e7d3b21bSPeng Fan {
526*e7d3b21bSPeng Fan }
527*e7d3b21bSPeng Fan #endif
528