xref: /openbmc/u-boot/board/freescale/mx6slevk/mx6slevk.c (revision af38bf6b38eab53343afda2ad124682b27d82e64)
157ca432fSFabio Estevam /*
257ca432fSFabio Estevam  * Copyright (C) 2013 Freescale Semiconductor, Inc.
357ca432fSFabio Estevam  *
457ca432fSFabio Estevam  * Author: Fabio Estevam <fabio.estevam@freescale.com>
557ca432fSFabio Estevam  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
757ca432fSFabio Estevam  */
857ca432fSFabio Estevam 
957ca432fSFabio Estevam #include <asm/arch/clock.h>
1057ca432fSFabio Estevam #include <asm/arch/iomux.h>
1157ca432fSFabio Estevam #include <asm/arch/imx-regs.h>
1257ca432fSFabio Estevam #include <asm/arch/mx6-pins.h>
1357ca432fSFabio Estevam #include <asm/arch/sys_proto.h>
1457ca432fSFabio Estevam #include <asm/gpio.h>
1557ca432fSFabio Estevam #include <asm/imx-common/iomux-v3.h>
16*af38bf6bSPeng Fan #include <asm/imx-common/mxc_i2c.h>
173acb011cSEric Nelson #include <asm/imx-common/spi.h>
1857ca432fSFabio Estevam #include <asm/io.h>
191ace4022SAlexey Brodkin #include <linux/sizes.h>
2057ca432fSFabio Estevam #include <common.h>
2157ca432fSFabio Estevam #include <fsl_esdhc.h>
22*af38bf6bSPeng Fan #include <i2c.h>
2357ca432fSFabio Estevam #include <mmc.h>
2431f07964SFabio Estevam #include <netdev.h>
25*af38bf6bSPeng Fan #include <power/pmic.h>
26*af38bf6bSPeng Fan #include <power/pfuze100_pmic.h>
27*af38bf6bSPeng Fan #include "../common/pfuze.h"
283b9c1a5dSPeng Fan #include <usb.h>
293b9c1a5dSPeng Fan #include <usb/ehci-fsl.h>
3057ca432fSFabio Estevam 
3157ca432fSFabio Estevam DECLARE_GLOBAL_DATA_PTR;
3257ca432fSFabio Estevam 
337e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
347e2173cfSBenoît Thébaudeau 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
357e2173cfSBenoît Thébaudeau 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
3657ca432fSFabio Estevam 
377e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP |			\
387e2173cfSBenoît Thébaudeau 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
397e2173cfSBenoît Thébaudeau 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
4057ca432fSFabio Estevam 
4131f07964SFabio Estevam #define ENET_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |             \
4231f07964SFabio Estevam 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED   |             \
4331f07964SFabio Estevam 	PAD_CTL_DSE_40ohm   | PAD_CTL_HYS)
4431f07964SFabio Estevam 
45694c3bc1SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
46694c3bc1SFabio Estevam 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
47694c3bc1SFabio Estevam 
48*af38bf6bSPeng Fan #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
49*af38bf6bSPeng Fan 		      PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |	\
50*af38bf6bSPeng Fan 		      PAD_CTL_DSE_40ohm | PAD_CTL_HYS |		\
51*af38bf6bSPeng Fan 		      PAD_CTL_ODE | PAD_CTL_SRE_FAST)
52*af38bf6bSPeng Fan 
5331f07964SFabio Estevam #define ETH_PHY_RESET	IMX_GPIO_NR(4, 21)
5431f07964SFabio Estevam 
5557ca432fSFabio Estevam int dram_init(void)
5657ca432fSFabio Estevam {
5757ca432fSFabio Estevam 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
5857ca432fSFabio Estevam 
5957ca432fSFabio Estevam 	return 0;
6057ca432fSFabio Estevam }
6157ca432fSFabio Estevam 
6257ca432fSFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = {
6357ca432fSFabio Estevam 	MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
6457ca432fSFabio Estevam 	MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
6557ca432fSFabio Estevam };
6657ca432fSFabio Estevam 
6736255d67SYe.Li static iomux_v3_cfg_t const usdhc1_pads[] = {
6836255d67SYe.Li 	/* 8 bit SD */
6936255d67SYe.Li 	MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7036255d67SYe.Li 	MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7136255d67SYe.Li 	MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7236255d67SYe.Li 	MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7336255d67SYe.Li 	MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7436255d67SYe.Li 	MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7536255d67SYe.Li 	MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7636255d67SYe.Li 	MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7736255d67SYe.Li 	MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7836255d67SYe.Li 	MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7936255d67SYe.Li 
8036255d67SYe.Li 	/*CD pin*/
8136255d67SYe.Li 	MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
8236255d67SYe.Li };
8336255d67SYe.Li 
8457ca432fSFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = {
8557ca432fSFabio Estevam 	MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8657ca432fSFabio Estevam 	MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8757ca432fSFabio Estevam 	MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8857ca432fSFabio Estevam 	MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8957ca432fSFabio Estevam 	MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9057ca432fSFabio Estevam 	MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9136255d67SYe.Li 
9236255d67SYe.Li 	/*CD pin*/
9336255d67SYe.Li 	MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
9436255d67SYe.Li };
9536255d67SYe.Li 
9636255d67SYe.Li static iomux_v3_cfg_t const usdhc3_pads[] = {
9736255d67SYe.Li 	MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9836255d67SYe.Li 	MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9936255d67SYe.Li 	MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10036255d67SYe.Li 	MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10136255d67SYe.Li 	MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10236255d67SYe.Li 	MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10336255d67SYe.Li 
10436255d67SYe.Li 	/*CD pin*/
10536255d67SYe.Li 	MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
10657ca432fSFabio Estevam };
10757ca432fSFabio Estevam 
10831f07964SFabio Estevam static iomux_v3_cfg_t const fec_pads[] = {
10931f07964SFabio Estevam 	MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
11031f07964SFabio Estevam 	MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
11131f07964SFabio Estevam 	MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
11231f07964SFabio Estevam 	MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11331f07964SFabio Estevam 	MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11431f07964SFabio Estevam 	MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
11531f07964SFabio Estevam 	MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11631f07964SFabio Estevam 	MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11731f07964SFabio Estevam 	MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
11831f07964SFabio Estevam 	MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
11931f07964SFabio Estevam 	MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
12031f07964SFabio Estevam };
12131f07964SFabio Estevam 
122694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI
123694c3bc1SFabio Estevam static iomux_v3_cfg_t ecspi1_pads[] = {
124694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
125694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
126694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
127694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_SS0__GPIO4_IO11  | MUX_PAD_CTRL(NO_PAD_CTRL),
128694c3bc1SFabio Estevam };
129694c3bc1SFabio Estevam 
130155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
131155fa9afSNikita Kiryanov {
132155fa9afSNikita Kiryanov 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
133155fa9afSNikita Kiryanov }
134155fa9afSNikita Kiryanov 
135694c3bc1SFabio Estevam static void setup_spi(void)
136694c3bc1SFabio Estevam {
137694c3bc1SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
138694c3bc1SFabio Estevam }
139694c3bc1SFabio Estevam #endif
140694c3bc1SFabio Estevam 
14157ca432fSFabio Estevam static void setup_iomux_uart(void)
14257ca432fSFabio Estevam {
14357ca432fSFabio Estevam 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
14457ca432fSFabio Estevam }
14557ca432fSFabio Estevam 
14631f07964SFabio Estevam static void setup_iomux_fec(void)
14731f07964SFabio Estevam {
14831f07964SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
14931f07964SFabio Estevam 
15031f07964SFabio Estevam 	/* Reset LAN8720 PHY */
15131f07964SFabio Estevam 	gpio_direction_output(ETH_PHY_RESET , 0);
15231f07964SFabio Estevam 	udelay(1000);
15331f07964SFabio Estevam 	gpio_set_value(ETH_PHY_RESET, 1);
15431f07964SFabio Estevam }
15531f07964SFabio Estevam 
15636255d67SYe.Li #define USDHC1_CD_GPIO	IMX_GPIO_NR(4, 7)
15736255d67SYe.Li #define USDHC2_CD_GPIO	IMX_GPIO_NR(5, 0)
15836255d67SYe.Li #define USDHC3_CD_GPIO	IMX_GPIO_NR(3, 22)
15936255d67SYe.Li 
16036255d67SYe.Li static struct fsl_esdhc_cfg usdhc_cfg[3] = {
16136255d67SYe.Li 	{USDHC1_BASE_ADDR},
16236255d67SYe.Li 	{USDHC2_BASE_ADDR, 0, 4},
16336255d67SYe.Li 	{USDHC3_BASE_ADDR, 0, 4},
16457ca432fSFabio Estevam };
16557ca432fSFabio Estevam 
16657ca432fSFabio Estevam int board_mmc_getcd(struct mmc *mmc)
16757ca432fSFabio Estevam {
16836255d67SYe.Li 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
16936255d67SYe.Li 	int ret = 0;
17036255d67SYe.Li 
17136255d67SYe.Li 	switch (cfg->esdhc_base) {
17236255d67SYe.Li 	case USDHC1_BASE_ADDR:
17336255d67SYe.Li 		ret = !gpio_get_value(USDHC1_CD_GPIO);
17436255d67SYe.Li 		break;
17536255d67SYe.Li 	case USDHC2_BASE_ADDR:
17636255d67SYe.Li 		ret = !gpio_get_value(USDHC2_CD_GPIO);
17736255d67SYe.Li 		break;
17836255d67SYe.Li 	case USDHC3_BASE_ADDR:
17936255d67SYe.Li 		ret = !gpio_get_value(USDHC3_CD_GPIO);
18036255d67SYe.Li 		break;
18136255d67SYe.Li 	}
18236255d67SYe.Li 
18336255d67SYe.Li 	return ret;
18457ca432fSFabio Estevam }
18557ca432fSFabio Estevam 
18657ca432fSFabio Estevam int board_mmc_init(bd_t *bis)
18757ca432fSFabio Estevam {
18836255d67SYe.Li 	int i, ret;
18957ca432fSFabio Estevam 
19036255d67SYe.Li 	/*
19136255d67SYe.Li 	 * According to the board_mmc_init() the following map is done:
19236255d67SYe.Li 	 * (U-boot device node)    (Physical Port)
19336255d67SYe.Li 	 * mmc0                    USDHC1
19436255d67SYe.Li 	 * mmc1                    USDHC2
19536255d67SYe.Li 	 * mmc2                    USDHC3
19636255d67SYe.Li 	 */
19736255d67SYe.Li 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
19836255d67SYe.Li 		switch (i) {
19936255d67SYe.Li 		case 0:
20036255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
20136255d67SYe.Li 				usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
20236255d67SYe.Li 			gpio_direction_input(USDHC1_CD_GPIO);
20336255d67SYe.Li 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
20436255d67SYe.Li 			break;
20536255d67SYe.Li 		case 1:
20636255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
20736255d67SYe.Li 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
20836255d67SYe.Li 			gpio_direction_input(USDHC2_CD_GPIO);
20936255d67SYe.Li 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
21036255d67SYe.Li 			break;
21136255d67SYe.Li 		case 2:
21236255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
21336255d67SYe.Li 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
21436255d67SYe.Li 			gpio_direction_input(USDHC3_CD_GPIO);
21536255d67SYe.Li 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
21636255d67SYe.Li 			break;
21736255d67SYe.Li 		default:
21836255d67SYe.Li 			printf("Warning: you configured more USDHC controllers"
21936255d67SYe.Li 				"(%d) than supported by the board\n", i + 1);
22036255d67SYe.Li 			return -EINVAL;
22136255d67SYe.Li 			}
22236255d67SYe.Li 
22336255d67SYe.Li 			ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
22436255d67SYe.Li 			if (ret) {
22536255d67SYe.Li 				printf("Warning: failed to initialize "
22636255d67SYe.Li 					"mmc dev %d\n", i);
22736255d67SYe.Li 				return ret;
22836255d67SYe.Li 			}
22936255d67SYe.Li 	}
23036255d67SYe.Li 
23136255d67SYe.Li 	return 0;
23257ca432fSFabio Estevam }
23357ca432fSFabio Estevam 
234*af38bf6bSPeng Fan #ifdef CONFIG_SYS_I2C_MXC
235*af38bf6bSPeng Fan #define PC	MUX_PAD_CTRL(I2C_PAD_CTRL)
236*af38bf6bSPeng Fan /* I2C1 for PMIC */
237*af38bf6bSPeng Fan struct i2c_pads_info i2c_pad_info1 = {
238*af38bf6bSPeng Fan 	.sda = {
239*af38bf6bSPeng Fan 		.i2c_mode = MX6_PAD_I2C1_SDA__I2C1_SDA | PC,
240*af38bf6bSPeng Fan 		.gpio_mode = MX6_PAD_I2C1_SDA__GPIO_3_13 | PC,
241*af38bf6bSPeng Fan 		.gp = IMX_GPIO_NR(3, 13),
242*af38bf6bSPeng Fan 	},
243*af38bf6bSPeng Fan 	.scl = {
244*af38bf6bSPeng Fan 		.i2c_mode = MX6_PAD_I2C1_SCL__I2C1_SCL | PC,
245*af38bf6bSPeng Fan 		.gpio_mode = MX6_PAD_I2C1_SCL__GPIO_3_12 | PC,
246*af38bf6bSPeng Fan 		.gp = IMX_GPIO_NR(3, 12),
247*af38bf6bSPeng Fan 	},
248*af38bf6bSPeng Fan };
249*af38bf6bSPeng Fan 
250*af38bf6bSPeng Fan int power_init_board(void)
251*af38bf6bSPeng Fan {
252*af38bf6bSPeng Fan 	struct pmic *p;
253*af38bf6bSPeng Fan 
254*af38bf6bSPeng Fan 	p = pfuze_common_init(I2C_PMIC);
255*af38bf6bSPeng Fan 	if (!p)
256*af38bf6bSPeng Fan 		return -ENODEV;
257*af38bf6bSPeng Fan 
258*af38bf6bSPeng Fan 	return pfuze_mode_init(p, APS_PFM);
259*af38bf6bSPeng Fan }
260*af38bf6bSPeng Fan #endif
261*af38bf6bSPeng Fan 
26231f07964SFabio Estevam #ifdef CONFIG_FEC_MXC
26331f07964SFabio Estevam int board_eth_init(bd_t *bis)
26431f07964SFabio Estevam {
26531f07964SFabio Estevam 	setup_iomux_fec();
26631f07964SFabio Estevam 
26712c20c0cSFabio Estevam 	return cpu_eth_init(bis);
26831f07964SFabio Estevam }
26931f07964SFabio Estevam 
27031f07964SFabio Estevam static int setup_fec(void)
27131f07964SFabio Estevam {
2720a11d6f2SFabio Estevam 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
27331f07964SFabio Estevam 
27431f07964SFabio Estevam 	/* clear gpr1[14], gpr1[18:17] to select anatop clock */
27531f07964SFabio Estevam 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
27631f07964SFabio Estevam 
2777731745cSStefan Roese 	return enable_fec_anatop_clock(ENET_50MHZ);
27831f07964SFabio Estevam }
27931f07964SFabio Estevam #endif
28031f07964SFabio Estevam 
2813b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
2823b9c1a5dSPeng Fan #define USB_OTHERREGS_OFFSET	0x800
2833b9c1a5dSPeng Fan #define UCTRL_PWR_POL		(1 << 9)
2843b9c1a5dSPeng Fan 
2853b9c1a5dSPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = {
2863b9c1a5dSPeng Fan 	/* OTG1 */
2873b9c1a5dSPeng Fan 	MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
2883b9c1a5dSPeng Fan 	MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
2893b9c1a5dSPeng Fan 	/* OTG2 */
2903b9c1a5dSPeng Fan 	MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
2913b9c1a5dSPeng Fan };
2923b9c1a5dSPeng Fan 
2933b9c1a5dSPeng Fan static void setup_usb(void)
2943b9c1a5dSPeng Fan {
2953b9c1a5dSPeng Fan 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
2963b9c1a5dSPeng Fan 					 ARRAY_SIZE(usb_otg_pads));
2973b9c1a5dSPeng Fan }
2983b9c1a5dSPeng Fan 
2993b9c1a5dSPeng Fan int board_usb_phy_mode(int port)
3003b9c1a5dSPeng Fan {
3013b9c1a5dSPeng Fan 	if (port == 1)
3023b9c1a5dSPeng Fan 		return USB_INIT_HOST;
3033b9c1a5dSPeng Fan 	else
3043b9c1a5dSPeng Fan 		return usb_phy_mode(port);
3053b9c1a5dSPeng Fan }
3063b9c1a5dSPeng Fan 
3073b9c1a5dSPeng Fan int board_ehci_hcd_init(int port)
3083b9c1a5dSPeng Fan {
3093b9c1a5dSPeng Fan 	u32 *usbnc_usb_ctrl;
3103b9c1a5dSPeng Fan 
3113b9c1a5dSPeng Fan 	if (port > 1)
3123b9c1a5dSPeng Fan 		return -EINVAL;
3133b9c1a5dSPeng Fan 
3143b9c1a5dSPeng Fan 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
3153b9c1a5dSPeng Fan 				 port * 4);
3163b9c1a5dSPeng Fan 
3173b9c1a5dSPeng Fan 	/* Set Power polarity */
3183b9c1a5dSPeng Fan 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
3193b9c1a5dSPeng Fan 
3203b9c1a5dSPeng Fan 	return 0;
3213b9c1a5dSPeng Fan }
3223b9c1a5dSPeng Fan #endif
32331f07964SFabio Estevam 
32457ca432fSFabio Estevam int board_early_init_f(void)
32557ca432fSFabio Estevam {
32657ca432fSFabio Estevam 	setup_iomux_uart();
327694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI
328694c3bc1SFabio Estevam 	setup_spi();
329694c3bc1SFabio Estevam #endif
33057ca432fSFabio Estevam 	return 0;
33157ca432fSFabio Estevam }
33257ca432fSFabio Estevam 
33357ca432fSFabio Estevam int board_init(void)
33457ca432fSFabio Estevam {
33557ca432fSFabio Estevam 	/* address of boot parameters */
33657ca432fSFabio Estevam 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
33757ca432fSFabio Estevam 
338*af38bf6bSPeng Fan #ifdef CONFIG_SYS_I2C_MXC
339*af38bf6bSPeng Fan 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
340*af38bf6bSPeng Fan #endif
341*af38bf6bSPeng Fan 
34231f07964SFabio Estevam #ifdef	CONFIG_FEC_MXC
34331f07964SFabio Estevam 	setup_fec();
34431f07964SFabio Estevam #endif
3453b9c1a5dSPeng Fan 
3463b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
3473b9c1a5dSPeng Fan 	setup_usb();
3483b9c1a5dSPeng Fan #endif
3493b9c1a5dSPeng Fan 
35057ca432fSFabio Estevam 	return 0;
35157ca432fSFabio Estevam }
35257ca432fSFabio Estevam 
35357ca432fSFabio Estevam int checkboard(void)
35457ca432fSFabio Estevam {
35557ca432fSFabio Estevam 	puts("Board: MX6SLEVK\n");
35657ca432fSFabio Estevam 
35757ca432fSFabio Estevam 	return 0;
35857ca432fSFabio Estevam }
359