157ca432fSFabio Estevam /* 257ca432fSFabio Estevam * Copyright (C) 2013 Freescale Semiconductor, Inc. 357ca432fSFabio Estevam * 457ca432fSFabio Estevam * Author: Fabio Estevam <fabio.estevam@freescale.com> 557ca432fSFabio Estevam * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 757ca432fSFabio Estevam */ 857ca432fSFabio Estevam 957ca432fSFabio Estevam #include <asm/arch/clock.h> 1057ca432fSFabio Estevam #include <asm/arch/iomux.h> 11e7d3b21bSPeng Fan #include <asm/arch/crm_regs.h> 1257ca432fSFabio Estevam #include <asm/arch/imx-regs.h> 13e7d3b21bSPeng Fan #include <asm/arch/mx6-ddr.h> 1457ca432fSFabio Estevam #include <asm/arch/mx6-pins.h> 1557ca432fSFabio Estevam #include <asm/arch/sys_proto.h> 1657ca432fSFabio Estevam #include <asm/gpio.h> 1757ca432fSFabio Estevam #include <asm/imx-common/iomux-v3.h> 18af38bf6bSPeng Fan #include <asm/imx-common/mxc_i2c.h> 193acb011cSEric Nelson #include <asm/imx-common/spi.h> 2057ca432fSFabio Estevam #include <asm/io.h> 211ace4022SAlexey Brodkin #include <linux/sizes.h> 2257ca432fSFabio Estevam #include <common.h> 2357ca432fSFabio Estevam #include <fsl_esdhc.h> 24af38bf6bSPeng Fan #include <i2c.h> 2557ca432fSFabio Estevam #include <mmc.h> 2631f07964SFabio Estevam #include <netdev.h> 27af38bf6bSPeng Fan #include <power/pmic.h> 28af38bf6bSPeng Fan #include <power/pfuze100_pmic.h> 29af38bf6bSPeng Fan #include "../common/pfuze.h" 303b9c1a5dSPeng Fan #include <usb.h> 31e162c6b1SMateusz Kulikowski #include <usb/ehci-ci.h> 3257ca432fSFabio Estevam 3357ca432fSFabio Estevam DECLARE_GLOBAL_DATA_PTR; 3457ca432fSFabio Estevam 357e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ 367e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ 377e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS) 3857ca432fSFabio Estevam 397e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \ 407e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \ 417e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS) 4257ca432fSFabio Estevam 4331f07964SFabio Estevam #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \ 4431f07964SFabio Estevam PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \ 4531f07964SFabio Estevam PAD_CTL_DSE_40ohm | PAD_CTL_HYS) 4631f07964SFabio Estevam 47694c3bc1SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \ 48694c3bc1SFabio Estevam PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST) 49694c3bc1SFabio Estevam 50af38bf6bSPeng Fan #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \ 51af38bf6bSPeng Fan PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \ 52af38bf6bSPeng Fan PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \ 53af38bf6bSPeng Fan PAD_CTL_ODE | PAD_CTL_SRE_FAST) 54af38bf6bSPeng Fan 5516edd347SFabio Estevam #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \ 5616edd347SFabio Estevam PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\ 5716edd347SFabio Estevam PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \ 5816edd347SFabio Estevam PAD_CTL_SRE_FAST) 5916edd347SFabio Estevam 60ae765f3aSFabio Estevam #define ETH_PHY_POWER IMX_GPIO_NR(4, 21) 6131f07964SFabio Estevam 6257ca432fSFabio Estevam int dram_init(void) 6357ca432fSFabio Estevam { 64*8259e9c9SVanessa Maegima gd->ram_size = imx_ddr_size(); 6557ca432fSFabio Estevam 6657ca432fSFabio Estevam return 0; 6757ca432fSFabio Estevam } 6857ca432fSFabio Estevam 6957ca432fSFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = { 7057ca432fSFabio Estevam MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL), 7157ca432fSFabio Estevam MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL), 7257ca432fSFabio Estevam }; 7357ca432fSFabio Estevam 7436255d67SYe.Li static iomux_v3_cfg_t const usdhc1_pads[] = { 7536255d67SYe.Li /* 8 bit SD */ 7636255d67SYe.Li MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 7736255d67SYe.Li MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 7836255d67SYe.Li MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 7936255d67SYe.Li MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8036255d67SYe.Li MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8136255d67SYe.Li MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8236255d67SYe.Li MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8336255d67SYe.Li MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8436255d67SYe.Li MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8536255d67SYe.Li MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8636255d67SYe.Li 8736255d67SYe.Li /*CD pin*/ 8836255d67SYe.Li MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL), 8936255d67SYe.Li }; 9036255d67SYe.Li 9157ca432fSFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = { 9257ca432fSFabio Estevam MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9357ca432fSFabio Estevam MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9457ca432fSFabio Estevam MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9557ca432fSFabio Estevam MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9657ca432fSFabio Estevam MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9757ca432fSFabio Estevam MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9836255d67SYe.Li 9936255d67SYe.Li /*CD pin*/ 10036255d67SYe.Li MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL), 10136255d67SYe.Li }; 10236255d67SYe.Li 10336255d67SYe.Li static iomux_v3_cfg_t const usdhc3_pads[] = { 10436255d67SYe.Li MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10536255d67SYe.Li MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10636255d67SYe.Li MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10736255d67SYe.Li MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10836255d67SYe.Li MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10936255d67SYe.Li MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 11036255d67SYe.Li 11136255d67SYe.Li /*CD pin*/ 11236255d67SYe.Li MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL), 11357ca432fSFabio Estevam }; 11457ca432fSFabio Estevam 11531f07964SFabio Estevam static iomux_v3_cfg_t const fec_pads[] = { 11631f07964SFabio Estevam MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL), 11731f07964SFabio Estevam MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL), 11831f07964SFabio Estevam MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL), 11931f07964SFabio Estevam MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL), 12031f07964SFabio Estevam MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL), 12131f07964SFabio Estevam MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL), 12231f07964SFabio Estevam MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL), 12331f07964SFabio Estevam MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL), 12431f07964SFabio Estevam MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL), 12531f07964SFabio Estevam MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL), 12631f07964SFabio Estevam MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL), 12731f07964SFabio Estevam }; 12831f07964SFabio Estevam 129694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI 130694c3bc1SFabio Estevam static iomux_v3_cfg_t ecspi1_pads[] = { 131694c3bc1SFabio Estevam MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL), 132694c3bc1SFabio Estevam MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL), 133694c3bc1SFabio Estevam MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL), 134694c3bc1SFabio Estevam MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), 135694c3bc1SFabio Estevam }; 136694c3bc1SFabio Estevam 137155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs) 138155fa9afSNikita Kiryanov { 139155fa9afSNikita Kiryanov return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1; 140155fa9afSNikita Kiryanov } 141155fa9afSNikita Kiryanov 142694c3bc1SFabio Estevam static void setup_spi(void) 143694c3bc1SFabio Estevam { 144694c3bc1SFabio Estevam imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads)); 145694c3bc1SFabio Estevam } 146694c3bc1SFabio Estevam #endif 147694c3bc1SFabio Estevam 14857ca432fSFabio Estevam static void setup_iomux_uart(void) 14957ca432fSFabio Estevam { 15057ca432fSFabio Estevam imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads)); 15157ca432fSFabio Estevam } 15257ca432fSFabio Estevam 15331f07964SFabio Estevam static void setup_iomux_fec(void) 15431f07964SFabio Estevam { 15531f07964SFabio Estevam imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads)); 15631f07964SFabio Estevam 157ae765f3aSFabio Estevam /* Power up LAN8720 PHY */ 158ae765f3aSFabio Estevam gpio_direction_output(ETH_PHY_POWER , 1); 159ae765f3aSFabio Estevam udelay(15000); 16031f07964SFabio Estevam } 16131f07964SFabio Estevam 16236255d67SYe.Li #define USDHC1_CD_GPIO IMX_GPIO_NR(4, 7) 16336255d67SYe.Li #define USDHC2_CD_GPIO IMX_GPIO_NR(5, 0) 16436255d67SYe.Li #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 22) 16536255d67SYe.Li 16636255d67SYe.Li static struct fsl_esdhc_cfg usdhc_cfg[3] = { 16736255d67SYe.Li {USDHC1_BASE_ADDR}, 16836255d67SYe.Li {USDHC2_BASE_ADDR, 0, 4}, 16936255d67SYe.Li {USDHC3_BASE_ADDR, 0, 4}, 17057ca432fSFabio Estevam }; 17157ca432fSFabio Estevam 172fb0d0428SPeng Fan int board_mmc_get_env_dev(int devno) 173fb0d0428SPeng Fan { 174fb0d0428SPeng Fan return devno; 175fb0d0428SPeng Fan } 176fb0d0428SPeng Fan 17757ca432fSFabio Estevam int board_mmc_getcd(struct mmc *mmc) 17857ca432fSFabio Estevam { 17936255d67SYe.Li struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 18036255d67SYe.Li int ret = 0; 18136255d67SYe.Li 18236255d67SYe.Li switch (cfg->esdhc_base) { 18336255d67SYe.Li case USDHC1_BASE_ADDR: 18436255d67SYe.Li ret = !gpio_get_value(USDHC1_CD_GPIO); 18536255d67SYe.Li break; 18636255d67SYe.Li case USDHC2_BASE_ADDR: 18736255d67SYe.Li ret = !gpio_get_value(USDHC2_CD_GPIO); 18836255d67SYe.Li break; 18936255d67SYe.Li case USDHC3_BASE_ADDR: 19036255d67SYe.Li ret = !gpio_get_value(USDHC3_CD_GPIO); 19136255d67SYe.Li break; 19236255d67SYe.Li } 19336255d67SYe.Li 19436255d67SYe.Li return ret; 19557ca432fSFabio Estevam } 19657ca432fSFabio Estevam 19757ca432fSFabio Estevam int board_mmc_init(bd_t *bis) 19857ca432fSFabio Estevam { 199e7d3b21bSPeng Fan #ifndef CONFIG_SPL_BUILD 20036255d67SYe.Li int i, ret; 20157ca432fSFabio Estevam 20236255d67SYe.Li /* 20336255d67SYe.Li * According to the board_mmc_init() the following map is done: 204a187559eSBin Meng * (U-Boot device node) (Physical Port) 20536255d67SYe.Li * mmc0 USDHC1 20636255d67SYe.Li * mmc1 USDHC2 20736255d67SYe.Li * mmc2 USDHC3 20836255d67SYe.Li */ 20936255d67SYe.Li for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) { 21036255d67SYe.Li switch (i) { 21136255d67SYe.Li case 0: 21236255d67SYe.Li imx_iomux_v3_setup_multiple_pads( 21336255d67SYe.Li usdhc1_pads, ARRAY_SIZE(usdhc1_pads)); 21436255d67SYe.Li gpio_direction_input(USDHC1_CD_GPIO); 21536255d67SYe.Li usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); 21636255d67SYe.Li break; 21736255d67SYe.Li case 1: 21836255d67SYe.Li imx_iomux_v3_setup_multiple_pads( 21936255d67SYe.Li usdhc2_pads, ARRAY_SIZE(usdhc2_pads)); 22036255d67SYe.Li gpio_direction_input(USDHC2_CD_GPIO); 22136255d67SYe.Li usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); 22236255d67SYe.Li break; 22336255d67SYe.Li case 2: 22436255d67SYe.Li imx_iomux_v3_setup_multiple_pads( 22536255d67SYe.Li usdhc3_pads, ARRAY_SIZE(usdhc3_pads)); 22636255d67SYe.Li gpio_direction_input(USDHC3_CD_GPIO); 22736255d67SYe.Li usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); 22836255d67SYe.Li break; 22936255d67SYe.Li default: 23036255d67SYe.Li printf("Warning: you configured more USDHC controllers" 23136255d67SYe.Li "(%d) than supported by the board\n", i + 1); 23236255d67SYe.Li return -EINVAL; 23336255d67SYe.Li } 23436255d67SYe.Li 23536255d67SYe.Li ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]); 23636255d67SYe.Li if (ret) { 23736255d67SYe.Li printf("Warning: failed to initialize " 23836255d67SYe.Li "mmc dev %d\n", i); 23936255d67SYe.Li return ret; 24036255d67SYe.Li } 24136255d67SYe.Li } 24236255d67SYe.Li 24336255d67SYe.Li return 0; 244e7d3b21bSPeng Fan #else 245e7d3b21bSPeng Fan struct src *src_regs = (struct src *)SRC_BASE_ADDR; 246e7d3b21bSPeng Fan u32 val; 247e7d3b21bSPeng Fan u32 port; 248e7d3b21bSPeng Fan 249e7d3b21bSPeng Fan val = readl(&src_regs->sbmr1); 250e7d3b21bSPeng Fan 251e7d3b21bSPeng Fan /* Boot from USDHC */ 252e7d3b21bSPeng Fan port = (val >> 11) & 0x3; 253e7d3b21bSPeng Fan switch (port) { 254e7d3b21bSPeng Fan case 0: 255e7d3b21bSPeng Fan imx_iomux_v3_setup_multiple_pads(usdhc1_pads, 256e7d3b21bSPeng Fan ARRAY_SIZE(usdhc1_pads)); 257e7d3b21bSPeng Fan gpio_direction_input(USDHC1_CD_GPIO); 258e7d3b21bSPeng Fan usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR; 259e7d3b21bSPeng Fan usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); 260e7d3b21bSPeng Fan break; 261e7d3b21bSPeng Fan case 1: 262e7d3b21bSPeng Fan imx_iomux_v3_setup_multiple_pads(usdhc2_pads, 263e7d3b21bSPeng Fan ARRAY_SIZE(usdhc2_pads)); 264e7d3b21bSPeng Fan gpio_direction_input(USDHC2_CD_GPIO); 265e7d3b21bSPeng Fan usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR; 266e7d3b21bSPeng Fan usdhc_cfg[0].max_bus_width = 4; 267e7d3b21bSPeng Fan usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); 268e7d3b21bSPeng Fan break; 269e7d3b21bSPeng Fan case 2: 270e7d3b21bSPeng Fan imx_iomux_v3_setup_multiple_pads(usdhc3_pads, 271e7d3b21bSPeng Fan ARRAY_SIZE(usdhc3_pads)); 272e7d3b21bSPeng Fan gpio_direction_input(USDHC3_CD_GPIO); 273e7d3b21bSPeng Fan usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR; 274e7d3b21bSPeng Fan usdhc_cfg[0].max_bus_width = 4; 275e7d3b21bSPeng Fan usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); 276e7d3b21bSPeng Fan break; 277e7d3b21bSPeng Fan } 278e7d3b21bSPeng Fan 279e7d3b21bSPeng Fan gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk; 280e7d3b21bSPeng Fan return fsl_esdhc_initialize(bis, &usdhc_cfg[0]); 281e7d3b21bSPeng Fan #endif 28257ca432fSFabio Estevam } 28357ca432fSFabio Estevam 284af38bf6bSPeng Fan #ifdef CONFIG_SYS_I2C_MXC 285af38bf6bSPeng Fan #define PC MUX_PAD_CTRL(I2C_PAD_CTRL) 286af38bf6bSPeng Fan /* I2C1 for PMIC */ 287af38bf6bSPeng Fan struct i2c_pads_info i2c_pad_info1 = { 288af38bf6bSPeng Fan .sda = { 289af38bf6bSPeng Fan .i2c_mode = MX6_PAD_I2C1_SDA__I2C1_SDA | PC, 290af38bf6bSPeng Fan .gpio_mode = MX6_PAD_I2C1_SDA__GPIO_3_13 | PC, 291af38bf6bSPeng Fan .gp = IMX_GPIO_NR(3, 13), 292af38bf6bSPeng Fan }, 293af38bf6bSPeng Fan .scl = { 294af38bf6bSPeng Fan .i2c_mode = MX6_PAD_I2C1_SCL__I2C1_SCL | PC, 295af38bf6bSPeng Fan .gpio_mode = MX6_PAD_I2C1_SCL__GPIO_3_12 | PC, 296af38bf6bSPeng Fan .gp = IMX_GPIO_NR(3, 12), 297af38bf6bSPeng Fan }, 298af38bf6bSPeng Fan }; 299af38bf6bSPeng Fan 300af38bf6bSPeng Fan int power_init_board(void) 301af38bf6bSPeng Fan { 302af38bf6bSPeng Fan struct pmic *p; 303af38bf6bSPeng Fan 304af38bf6bSPeng Fan p = pfuze_common_init(I2C_PMIC); 305af38bf6bSPeng Fan if (!p) 306af38bf6bSPeng Fan return -ENODEV; 307af38bf6bSPeng Fan 308af38bf6bSPeng Fan return pfuze_mode_init(p, APS_PFM); 309af38bf6bSPeng Fan } 310af38bf6bSPeng Fan #endif 311af38bf6bSPeng Fan 31231f07964SFabio Estevam #ifdef CONFIG_FEC_MXC 31331f07964SFabio Estevam int board_eth_init(bd_t *bis) 31431f07964SFabio Estevam { 31531f07964SFabio Estevam setup_iomux_fec(); 31631f07964SFabio Estevam 31712c20c0cSFabio Estevam return cpu_eth_init(bis); 31831f07964SFabio Estevam } 31931f07964SFabio Estevam 32031f07964SFabio Estevam static int setup_fec(void) 32131f07964SFabio Estevam { 3220a11d6f2SFabio Estevam struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR; 32331f07964SFabio Estevam 32431f07964SFabio Estevam /* clear gpr1[14], gpr1[18:17] to select anatop clock */ 32531f07964SFabio Estevam clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0); 32631f07964SFabio Estevam 3276d97dc10SPeng Fan return enable_fec_anatop_clock(0, ENET_50MHZ); 32831f07964SFabio Estevam } 32931f07964SFabio Estevam #endif 33031f07964SFabio Estevam 3313b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6 3323b9c1a5dSPeng Fan #define USB_OTHERREGS_OFFSET 0x800 3333b9c1a5dSPeng Fan #define UCTRL_PWR_POL (1 << 9) 3343b9c1a5dSPeng Fan 3353b9c1a5dSPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = { 3363b9c1a5dSPeng Fan /* OTG1 */ 3373b9c1a5dSPeng Fan MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL), 33816edd347SFabio Estevam MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL), 3393b9c1a5dSPeng Fan /* OTG2 */ 3403b9c1a5dSPeng Fan MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL) 3413b9c1a5dSPeng Fan }; 3423b9c1a5dSPeng Fan 3433b9c1a5dSPeng Fan static void setup_usb(void) 3443b9c1a5dSPeng Fan { 3453b9c1a5dSPeng Fan imx_iomux_v3_setup_multiple_pads(usb_otg_pads, 3463b9c1a5dSPeng Fan ARRAY_SIZE(usb_otg_pads)); 3473b9c1a5dSPeng Fan } 3483b9c1a5dSPeng Fan 3493b9c1a5dSPeng Fan int board_usb_phy_mode(int port) 3503b9c1a5dSPeng Fan { 3513b9c1a5dSPeng Fan if (port == 1) 3523b9c1a5dSPeng Fan return USB_INIT_HOST; 3533b9c1a5dSPeng Fan else 3543b9c1a5dSPeng Fan return usb_phy_mode(port); 3553b9c1a5dSPeng Fan } 3563b9c1a5dSPeng Fan 3573b9c1a5dSPeng Fan int board_ehci_hcd_init(int port) 3583b9c1a5dSPeng Fan { 3593b9c1a5dSPeng Fan u32 *usbnc_usb_ctrl; 3603b9c1a5dSPeng Fan 3613b9c1a5dSPeng Fan if (port > 1) 3623b9c1a5dSPeng Fan return -EINVAL; 3633b9c1a5dSPeng Fan 3643b9c1a5dSPeng Fan usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET + 3653b9c1a5dSPeng Fan port * 4); 3663b9c1a5dSPeng Fan 3673b9c1a5dSPeng Fan /* Set Power polarity */ 3683b9c1a5dSPeng Fan setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL); 3693b9c1a5dSPeng Fan 3703b9c1a5dSPeng Fan return 0; 3713b9c1a5dSPeng Fan } 3723b9c1a5dSPeng Fan #endif 37331f07964SFabio Estevam 37457ca432fSFabio Estevam int board_early_init_f(void) 37557ca432fSFabio Estevam { 37657ca432fSFabio Estevam setup_iomux_uart(); 377694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI 378694c3bc1SFabio Estevam setup_spi(); 379694c3bc1SFabio Estevam #endif 38057ca432fSFabio Estevam return 0; 38157ca432fSFabio Estevam } 38257ca432fSFabio Estevam 38357ca432fSFabio Estevam int board_init(void) 38457ca432fSFabio Estevam { 38557ca432fSFabio Estevam /* address of boot parameters */ 38657ca432fSFabio Estevam gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; 38757ca432fSFabio Estevam 388af38bf6bSPeng Fan #ifdef CONFIG_SYS_I2C_MXC 389af38bf6bSPeng Fan setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1); 390af38bf6bSPeng Fan #endif 391af38bf6bSPeng Fan 39231f07964SFabio Estevam #ifdef CONFIG_FEC_MXC 39331f07964SFabio Estevam setup_fec(); 39431f07964SFabio Estevam #endif 3953b9c1a5dSPeng Fan 3963b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6 3973b9c1a5dSPeng Fan setup_usb(); 3983b9c1a5dSPeng Fan #endif 3993b9c1a5dSPeng Fan 40057ca432fSFabio Estevam return 0; 40157ca432fSFabio Estevam } 40257ca432fSFabio Estevam 40357ca432fSFabio Estevam int checkboard(void) 40457ca432fSFabio Estevam { 40557ca432fSFabio Estevam puts("Board: MX6SLEVK\n"); 40657ca432fSFabio Estevam 40757ca432fSFabio Estevam return 0; 40857ca432fSFabio Estevam } 409e7d3b21bSPeng Fan 410e7d3b21bSPeng Fan #ifdef CONFIG_SPL_BUILD 411e7d3b21bSPeng Fan #include <spl.h> 412e7d3b21bSPeng Fan #include <libfdt.h> 413e7d3b21bSPeng Fan 414e7d3b21bSPeng Fan const struct mx6sl_iomux_ddr_regs mx6_ddr_ioregs = { 415e7d3b21bSPeng Fan .dram_sdqs0 = 0x00003030, 416e7d3b21bSPeng Fan .dram_sdqs1 = 0x00003030, 417e7d3b21bSPeng Fan .dram_sdqs2 = 0x00003030, 418e7d3b21bSPeng Fan .dram_sdqs3 = 0x00003030, 419e7d3b21bSPeng Fan .dram_dqm0 = 0x00000030, 420e7d3b21bSPeng Fan .dram_dqm1 = 0x00000030, 421e7d3b21bSPeng Fan .dram_dqm2 = 0x00000030, 422e7d3b21bSPeng Fan .dram_dqm3 = 0x00000030, 423e7d3b21bSPeng Fan .dram_cas = 0x00000030, 424e7d3b21bSPeng Fan .dram_ras = 0x00000030, 425e7d3b21bSPeng Fan .dram_sdclk_0 = 0x00000028, 426e7d3b21bSPeng Fan .dram_reset = 0x00000030, 427e7d3b21bSPeng Fan .dram_sdba2 = 0x00000000, 428e7d3b21bSPeng Fan .dram_odt0 = 0x00000008, 429e7d3b21bSPeng Fan .dram_odt1 = 0x00000008, 430e7d3b21bSPeng Fan }; 431e7d3b21bSPeng Fan 432e7d3b21bSPeng Fan const struct mx6sl_iomux_grp_regs mx6_grp_ioregs = { 433e7d3b21bSPeng Fan .grp_b0ds = 0x00000030, 434e7d3b21bSPeng Fan .grp_b1ds = 0x00000030, 435e7d3b21bSPeng Fan .grp_b2ds = 0x00000030, 436e7d3b21bSPeng Fan .grp_b3ds = 0x00000030, 437e7d3b21bSPeng Fan .grp_addds = 0x00000030, 438e7d3b21bSPeng Fan .grp_ctlds = 0x00000030, 439e7d3b21bSPeng Fan .grp_ddrmode_ctl = 0x00020000, 440e7d3b21bSPeng Fan .grp_ddrpke = 0x00000000, 441e7d3b21bSPeng Fan .grp_ddrmode = 0x00020000, 442e7d3b21bSPeng Fan .grp_ddr_type = 0x00080000, 443e7d3b21bSPeng Fan }; 444e7d3b21bSPeng Fan 445e7d3b21bSPeng Fan const struct mx6_mmdc_calibration mx6_mmcd_calib = { 446e7d3b21bSPeng Fan .p0_mpdgctrl0 = 0x20000000, 447e7d3b21bSPeng Fan .p0_mpdgctrl1 = 0x00000000, 448e7d3b21bSPeng Fan .p0_mprddlctl = 0x4241444a, 449e7d3b21bSPeng Fan .p0_mpwrdlctl = 0x3030312b, 450e7d3b21bSPeng Fan .mpzqlp2ctl = 0x1b4700c7, 451e7d3b21bSPeng Fan }; 452e7d3b21bSPeng Fan 453e7d3b21bSPeng Fan static struct mx6_lpddr2_cfg mem_ddr = { 454e7d3b21bSPeng Fan .mem_speed = 800, 455e7d3b21bSPeng Fan .density = 4, 456e7d3b21bSPeng Fan .width = 32, 457e7d3b21bSPeng Fan .banks = 8, 458e7d3b21bSPeng Fan .rowaddr = 14, 459e7d3b21bSPeng Fan .coladdr = 10, 460e7d3b21bSPeng Fan .trcd_lp = 2000, 461e7d3b21bSPeng Fan .trppb_lp = 2000, 462e7d3b21bSPeng Fan .trpab_lp = 2250, 463e7d3b21bSPeng Fan .trasmin = 4200, 464e7d3b21bSPeng Fan }; 465e7d3b21bSPeng Fan 466e7d3b21bSPeng Fan static void ccgr_init(void) 467e7d3b21bSPeng Fan { 468e7d3b21bSPeng Fan struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR; 469e7d3b21bSPeng Fan 470e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR0); 471e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR1); 472e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR2); 473e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR3); 474e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR4); 475e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR5); 476e7d3b21bSPeng Fan writel(0xFFFFFFFF, &ccm->CCGR6); 477e7d3b21bSPeng Fan 478e7d3b21bSPeng Fan writel(0x00260324, &ccm->cbcmr); 479e7d3b21bSPeng Fan } 480e7d3b21bSPeng Fan 481e7d3b21bSPeng Fan static void spl_dram_init(void) 482e7d3b21bSPeng Fan { 483e7d3b21bSPeng Fan struct mx6_ddr_sysinfo sysinfo = { 484e7d3b21bSPeng Fan .dsize = mem_ddr.width / 32, 485e7d3b21bSPeng Fan .cs_density = 20, 486e7d3b21bSPeng Fan .ncs = 2, 487e7d3b21bSPeng Fan .cs1_mirror = 0, 488e7d3b21bSPeng Fan .walat = 0, 489e7d3b21bSPeng Fan .ralat = 2, 490e7d3b21bSPeng Fan .mif3_mode = 3, 491e7d3b21bSPeng Fan .bi_on = 1, 492e7d3b21bSPeng Fan .rtt_wr = 0, /* LPDDR2 does not need rtt_wr rtt_nom */ 493e7d3b21bSPeng Fan .rtt_nom = 0, 494e7d3b21bSPeng Fan .sde_to_rst = 0, /* LPDDR2 does not need this field */ 495e7d3b21bSPeng Fan .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */ 496e7d3b21bSPeng Fan .ddr_type = DDR_TYPE_LPDDR2, 497e7d3b21bSPeng Fan }; 498e7d3b21bSPeng Fan mx6sl_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs); 499e7d3b21bSPeng Fan mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr); 500e7d3b21bSPeng Fan } 501e7d3b21bSPeng Fan 502e7d3b21bSPeng Fan void board_init_f(ulong dummy) 503e7d3b21bSPeng Fan { 504e7d3b21bSPeng Fan /* setup AIPS and disable watchdog */ 505e7d3b21bSPeng Fan arch_cpu_init(); 506e7d3b21bSPeng Fan 507e7d3b21bSPeng Fan ccgr_init(); 508e7d3b21bSPeng Fan 509e7d3b21bSPeng Fan /* iomux and setup of i2c */ 510e7d3b21bSPeng Fan board_early_init_f(); 511e7d3b21bSPeng Fan 512e7d3b21bSPeng Fan /* setup GP timer */ 513e7d3b21bSPeng Fan timer_init(); 514e7d3b21bSPeng Fan 515e7d3b21bSPeng Fan /* UART clocks enabled and gd valid - init serial console */ 516e7d3b21bSPeng Fan preloader_console_init(); 517e7d3b21bSPeng Fan 518e7d3b21bSPeng Fan /* DDR initialization */ 519e7d3b21bSPeng Fan spl_dram_init(); 520e7d3b21bSPeng Fan 521e7d3b21bSPeng Fan /* Clear the BSS. */ 522e7d3b21bSPeng Fan memset(__bss_start, 0, __bss_end - __bss_start); 523e7d3b21bSPeng Fan 524e7d3b21bSPeng Fan /* load/boot image from boot device */ 525e7d3b21bSPeng Fan board_init_r(NULL, 0); 526e7d3b21bSPeng Fan } 527e7d3b21bSPeng Fan #endif 528