157ca432fSFabio Estevam /* 257ca432fSFabio Estevam * Copyright (C) 2013 Freescale Semiconductor, Inc. 357ca432fSFabio Estevam * 457ca432fSFabio Estevam * Author: Fabio Estevam <fabio.estevam@freescale.com> 557ca432fSFabio Estevam * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 757ca432fSFabio Estevam */ 857ca432fSFabio Estevam 957ca432fSFabio Estevam #include <asm/arch/clock.h> 1057ca432fSFabio Estevam #include <asm/arch/iomux.h> 1157ca432fSFabio Estevam #include <asm/arch/imx-regs.h> 1257ca432fSFabio Estevam #include <asm/arch/mx6-pins.h> 1357ca432fSFabio Estevam #include <asm/arch/sys_proto.h> 1457ca432fSFabio Estevam #include <asm/gpio.h> 1557ca432fSFabio Estevam #include <asm/imx-common/iomux-v3.h> 16af38bf6bSPeng Fan #include <asm/imx-common/mxc_i2c.h> 173acb011cSEric Nelson #include <asm/imx-common/spi.h> 1857ca432fSFabio Estevam #include <asm/io.h> 191ace4022SAlexey Brodkin #include <linux/sizes.h> 2057ca432fSFabio Estevam #include <common.h> 2157ca432fSFabio Estevam #include <fsl_esdhc.h> 22af38bf6bSPeng Fan #include <i2c.h> 2357ca432fSFabio Estevam #include <mmc.h> 2431f07964SFabio Estevam #include <netdev.h> 25af38bf6bSPeng Fan #include <power/pmic.h> 26af38bf6bSPeng Fan #include <power/pfuze100_pmic.h> 27af38bf6bSPeng Fan #include "../common/pfuze.h" 283b9c1a5dSPeng Fan #include <usb.h> 293b9c1a5dSPeng Fan #include <usb/ehci-fsl.h> 3057ca432fSFabio Estevam 3157ca432fSFabio Estevam DECLARE_GLOBAL_DATA_PTR; 3257ca432fSFabio Estevam 337e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ 347e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ 357e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS) 3657ca432fSFabio Estevam 377e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \ 387e2173cfSBenoît Thébaudeau PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \ 397e2173cfSBenoît Thébaudeau PAD_CTL_SRE_FAST | PAD_CTL_HYS) 4057ca432fSFabio Estevam 4131f07964SFabio Estevam #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \ 4231f07964SFabio Estevam PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \ 4331f07964SFabio Estevam PAD_CTL_DSE_40ohm | PAD_CTL_HYS) 4431f07964SFabio Estevam 45694c3bc1SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \ 46694c3bc1SFabio Estevam PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST) 47694c3bc1SFabio Estevam 48af38bf6bSPeng Fan #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \ 49af38bf6bSPeng Fan PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \ 50af38bf6bSPeng Fan PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \ 51af38bf6bSPeng Fan PAD_CTL_ODE | PAD_CTL_SRE_FAST) 52af38bf6bSPeng Fan 5316edd347SFabio Estevam #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \ 5416edd347SFabio Estevam PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\ 5516edd347SFabio Estevam PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \ 5616edd347SFabio Estevam PAD_CTL_SRE_FAST) 5716edd347SFabio Estevam 5831f07964SFabio Estevam #define ETH_PHY_RESET IMX_GPIO_NR(4, 21) 5931f07964SFabio Estevam 6057ca432fSFabio Estevam int dram_init(void) 6157ca432fSFabio Estevam { 6257ca432fSFabio Estevam gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE); 6357ca432fSFabio Estevam 6457ca432fSFabio Estevam return 0; 6557ca432fSFabio Estevam } 6657ca432fSFabio Estevam 6757ca432fSFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = { 6857ca432fSFabio Estevam MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL), 6957ca432fSFabio Estevam MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL), 7057ca432fSFabio Estevam }; 7157ca432fSFabio Estevam 7236255d67SYe.Li static iomux_v3_cfg_t const usdhc1_pads[] = { 7336255d67SYe.Li /* 8 bit SD */ 7436255d67SYe.Li MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 7536255d67SYe.Li MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 7636255d67SYe.Li MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 7736255d67SYe.Li MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 7836255d67SYe.Li MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 7936255d67SYe.Li MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8036255d67SYe.Li MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8136255d67SYe.Li MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8236255d67SYe.Li MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8336255d67SYe.Li MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 8436255d67SYe.Li 8536255d67SYe.Li /*CD pin*/ 8636255d67SYe.Li MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL), 8736255d67SYe.Li }; 8836255d67SYe.Li 8957ca432fSFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = { 9057ca432fSFabio Estevam MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9157ca432fSFabio Estevam MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9257ca432fSFabio Estevam MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9357ca432fSFabio Estevam MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9457ca432fSFabio Estevam MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9557ca432fSFabio Estevam MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 9636255d67SYe.Li 9736255d67SYe.Li /*CD pin*/ 9836255d67SYe.Li MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL), 9936255d67SYe.Li }; 10036255d67SYe.Li 10136255d67SYe.Li static iomux_v3_cfg_t const usdhc3_pads[] = { 10236255d67SYe.Li MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10336255d67SYe.Li MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10436255d67SYe.Li MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10536255d67SYe.Li MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10636255d67SYe.Li MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10736255d67SYe.Li MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), 10836255d67SYe.Li 10936255d67SYe.Li /*CD pin*/ 11036255d67SYe.Li MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL), 11157ca432fSFabio Estevam }; 11257ca432fSFabio Estevam 11331f07964SFabio Estevam static iomux_v3_cfg_t const fec_pads[] = { 11431f07964SFabio Estevam MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL), 11531f07964SFabio Estevam MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL), 11631f07964SFabio Estevam MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL), 11731f07964SFabio Estevam MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL), 11831f07964SFabio Estevam MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL), 11931f07964SFabio Estevam MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL), 12031f07964SFabio Estevam MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL), 12131f07964SFabio Estevam MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL), 12231f07964SFabio Estevam MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL), 12331f07964SFabio Estevam MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL), 12431f07964SFabio Estevam MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL), 12531f07964SFabio Estevam }; 12631f07964SFabio Estevam 127694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI 128694c3bc1SFabio Estevam static iomux_v3_cfg_t ecspi1_pads[] = { 129694c3bc1SFabio Estevam MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL), 130694c3bc1SFabio Estevam MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL), 131694c3bc1SFabio Estevam MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL), 132694c3bc1SFabio Estevam MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), 133694c3bc1SFabio Estevam }; 134694c3bc1SFabio Estevam 135155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs) 136155fa9afSNikita Kiryanov { 137155fa9afSNikita Kiryanov return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1; 138155fa9afSNikita Kiryanov } 139155fa9afSNikita Kiryanov 140694c3bc1SFabio Estevam static void setup_spi(void) 141694c3bc1SFabio Estevam { 142694c3bc1SFabio Estevam imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads)); 143694c3bc1SFabio Estevam } 144694c3bc1SFabio Estevam #endif 145694c3bc1SFabio Estevam 14657ca432fSFabio Estevam static void setup_iomux_uart(void) 14757ca432fSFabio Estevam { 14857ca432fSFabio Estevam imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads)); 14957ca432fSFabio Estevam } 15057ca432fSFabio Estevam 15131f07964SFabio Estevam static void setup_iomux_fec(void) 15231f07964SFabio Estevam { 15331f07964SFabio Estevam imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads)); 15431f07964SFabio Estevam 15531f07964SFabio Estevam /* Reset LAN8720 PHY */ 15631f07964SFabio Estevam gpio_direction_output(ETH_PHY_RESET , 0); 15731f07964SFabio Estevam udelay(1000); 15831f07964SFabio Estevam gpio_set_value(ETH_PHY_RESET, 1); 15931f07964SFabio Estevam } 16031f07964SFabio Estevam 16136255d67SYe.Li #define USDHC1_CD_GPIO IMX_GPIO_NR(4, 7) 16236255d67SYe.Li #define USDHC2_CD_GPIO IMX_GPIO_NR(5, 0) 16336255d67SYe.Li #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 22) 16436255d67SYe.Li 16536255d67SYe.Li static struct fsl_esdhc_cfg usdhc_cfg[3] = { 16636255d67SYe.Li {USDHC1_BASE_ADDR}, 16736255d67SYe.Li {USDHC2_BASE_ADDR, 0, 4}, 16836255d67SYe.Li {USDHC3_BASE_ADDR, 0, 4}, 16957ca432fSFabio Estevam }; 17057ca432fSFabio Estevam 17157ca432fSFabio Estevam int board_mmc_getcd(struct mmc *mmc) 17257ca432fSFabio Estevam { 17336255d67SYe.Li struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 17436255d67SYe.Li int ret = 0; 17536255d67SYe.Li 17636255d67SYe.Li switch (cfg->esdhc_base) { 17736255d67SYe.Li case USDHC1_BASE_ADDR: 17836255d67SYe.Li ret = !gpio_get_value(USDHC1_CD_GPIO); 17936255d67SYe.Li break; 18036255d67SYe.Li case USDHC2_BASE_ADDR: 18136255d67SYe.Li ret = !gpio_get_value(USDHC2_CD_GPIO); 18236255d67SYe.Li break; 18336255d67SYe.Li case USDHC3_BASE_ADDR: 18436255d67SYe.Li ret = !gpio_get_value(USDHC3_CD_GPIO); 18536255d67SYe.Li break; 18636255d67SYe.Li } 18736255d67SYe.Li 18836255d67SYe.Li return ret; 18957ca432fSFabio Estevam } 19057ca432fSFabio Estevam 19157ca432fSFabio Estevam int board_mmc_init(bd_t *bis) 19257ca432fSFabio Estevam { 19336255d67SYe.Li int i, ret; 19457ca432fSFabio Estevam 19536255d67SYe.Li /* 19636255d67SYe.Li * According to the board_mmc_init() the following map is done: 19736255d67SYe.Li * (U-boot device node) (Physical Port) 19836255d67SYe.Li * mmc0 USDHC1 19936255d67SYe.Li * mmc1 USDHC2 20036255d67SYe.Li * mmc2 USDHC3 20136255d67SYe.Li */ 20236255d67SYe.Li for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) { 20336255d67SYe.Li switch (i) { 20436255d67SYe.Li case 0: 20536255d67SYe.Li imx_iomux_v3_setup_multiple_pads( 20636255d67SYe.Li usdhc1_pads, ARRAY_SIZE(usdhc1_pads)); 20736255d67SYe.Li gpio_direction_input(USDHC1_CD_GPIO); 20836255d67SYe.Li usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); 20936255d67SYe.Li break; 21036255d67SYe.Li case 1: 21136255d67SYe.Li imx_iomux_v3_setup_multiple_pads( 21236255d67SYe.Li usdhc2_pads, ARRAY_SIZE(usdhc2_pads)); 21336255d67SYe.Li gpio_direction_input(USDHC2_CD_GPIO); 21436255d67SYe.Li usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); 21536255d67SYe.Li break; 21636255d67SYe.Li case 2: 21736255d67SYe.Li imx_iomux_v3_setup_multiple_pads( 21836255d67SYe.Li usdhc3_pads, ARRAY_SIZE(usdhc3_pads)); 21936255d67SYe.Li gpio_direction_input(USDHC3_CD_GPIO); 22036255d67SYe.Li usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); 22136255d67SYe.Li break; 22236255d67SYe.Li default: 22336255d67SYe.Li printf("Warning: you configured more USDHC controllers" 22436255d67SYe.Li "(%d) than supported by the board\n", i + 1); 22536255d67SYe.Li return -EINVAL; 22636255d67SYe.Li } 22736255d67SYe.Li 22836255d67SYe.Li ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]); 22936255d67SYe.Li if (ret) { 23036255d67SYe.Li printf("Warning: failed to initialize " 23136255d67SYe.Li "mmc dev %d\n", i); 23236255d67SYe.Li return ret; 23336255d67SYe.Li } 23436255d67SYe.Li } 23536255d67SYe.Li 23636255d67SYe.Li return 0; 23757ca432fSFabio Estevam } 23857ca432fSFabio Estevam 239af38bf6bSPeng Fan #ifdef CONFIG_SYS_I2C_MXC 240af38bf6bSPeng Fan #define PC MUX_PAD_CTRL(I2C_PAD_CTRL) 241af38bf6bSPeng Fan /* I2C1 for PMIC */ 242af38bf6bSPeng Fan struct i2c_pads_info i2c_pad_info1 = { 243af38bf6bSPeng Fan .sda = { 244af38bf6bSPeng Fan .i2c_mode = MX6_PAD_I2C1_SDA__I2C1_SDA | PC, 245af38bf6bSPeng Fan .gpio_mode = MX6_PAD_I2C1_SDA__GPIO_3_13 | PC, 246af38bf6bSPeng Fan .gp = IMX_GPIO_NR(3, 13), 247af38bf6bSPeng Fan }, 248af38bf6bSPeng Fan .scl = { 249af38bf6bSPeng Fan .i2c_mode = MX6_PAD_I2C1_SCL__I2C1_SCL | PC, 250af38bf6bSPeng Fan .gpio_mode = MX6_PAD_I2C1_SCL__GPIO_3_12 | PC, 251af38bf6bSPeng Fan .gp = IMX_GPIO_NR(3, 12), 252af38bf6bSPeng Fan }, 253af38bf6bSPeng Fan }; 254af38bf6bSPeng Fan 255af38bf6bSPeng Fan int power_init_board(void) 256af38bf6bSPeng Fan { 257af38bf6bSPeng Fan struct pmic *p; 258af38bf6bSPeng Fan 259af38bf6bSPeng Fan p = pfuze_common_init(I2C_PMIC); 260af38bf6bSPeng Fan if (!p) 261af38bf6bSPeng Fan return -ENODEV; 262af38bf6bSPeng Fan 263af38bf6bSPeng Fan return pfuze_mode_init(p, APS_PFM); 264af38bf6bSPeng Fan } 265af38bf6bSPeng Fan #endif 266af38bf6bSPeng Fan 26731f07964SFabio Estevam #ifdef CONFIG_FEC_MXC 26831f07964SFabio Estevam int board_eth_init(bd_t *bis) 26931f07964SFabio Estevam { 27031f07964SFabio Estevam setup_iomux_fec(); 27131f07964SFabio Estevam 27212c20c0cSFabio Estevam return cpu_eth_init(bis); 27331f07964SFabio Estevam } 27431f07964SFabio Estevam 27531f07964SFabio Estevam static int setup_fec(void) 27631f07964SFabio Estevam { 2770a11d6f2SFabio Estevam struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR; 27831f07964SFabio Estevam 27931f07964SFabio Estevam /* clear gpr1[14], gpr1[18:17] to select anatop clock */ 28031f07964SFabio Estevam clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0); 28131f07964SFabio Estevam 282*6d97dc10SPeng Fan return enable_fec_anatop_clock(0, ENET_50MHZ); 28331f07964SFabio Estevam } 28431f07964SFabio Estevam #endif 28531f07964SFabio Estevam 2863b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6 2873b9c1a5dSPeng Fan #define USB_OTHERREGS_OFFSET 0x800 2883b9c1a5dSPeng Fan #define UCTRL_PWR_POL (1 << 9) 2893b9c1a5dSPeng Fan 2903b9c1a5dSPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = { 2913b9c1a5dSPeng Fan /* OTG1 */ 2923b9c1a5dSPeng Fan MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL), 29316edd347SFabio Estevam MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL), 2943b9c1a5dSPeng Fan /* OTG2 */ 2953b9c1a5dSPeng Fan MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL) 2963b9c1a5dSPeng Fan }; 2973b9c1a5dSPeng Fan 2983b9c1a5dSPeng Fan static void setup_usb(void) 2993b9c1a5dSPeng Fan { 3003b9c1a5dSPeng Fan imx_iomux_v3_setup_multiple_pads(usb_otg_pads, 3013b9c1a5dSPeng Fan ARRAY_SIZE(usb_otg_pads)); 3023b9c1a5dSPeng Fan } 3033b9c1a5dSPeng Fan 3043b9c1a5dSPeng Fan int board_usb_phy_mode(int port) 3053b9c1a5dSPeng Fan { 3063b9c1a5dSPeng Fan if (port == 1) 3073b9c1a5dSPeng Fan return USB_INIT_HOST; 3083b9c1a5dSPeng Fan else 3093b9c1a5dSPeng Fan return usb_phy_mode(port); 3103b9c1a5dSPeng Fan } 3113b9c1a5dSPeng Fan 3123b9c1a5dSPeng Fan int board_ehci_hcd_init(int port) 3133b9c1a5dSPeng Fan { 3143b9c1a5dSPeng Fan u32 *usbnc_usb_ctrl; 3153b9c1a5dSPeng Fan 3163b9c1a5dSPeng Fan if (port > 1) 3173b9c1a5dSPeng Fan return -EINVAL; 3183b9c1a5dSPeng Fan 3193b9c1a5dSPeng Fan usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET + 3203b9c1a5dSPeng Fan port * 4); 3213b9c1a5dSPeng Fan 3223b9c1a5dSPeng Fan /* Set Power polarity */ 3233b9c1a5dSPeng Fan setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL); 3243b9c1a5dSPeng Fan 3253b9c1a5dSPeng Fan return 0; 3263b9c1a5dSPeng Fan } 3273b9c1a5dSPeng Fan #endif 32831f07964SFabio Estevam 32957ca432fSFabio Estevam int board_early_init_f(void) 33057ca432fSFabio Estevam { 33157ca432fSFabio Estevam setup_iomux_uart(); 332694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI 333694c3bc1SFabio Estevam setup_spi(); 334694c3bc1SFabio Estevam #endif 33557ca432fSFabio Estevam return 0; 33657ca432fSFabio Estevam } 33757ca432fSFabio Estevam 33857ca432fSFabio Estevam int board_init(void) 33957ca432fSFabio Estevam { 34057ca432fSFabio Estevam /* address of boot parameters */ 34157ca432fSFabio Estevam gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; 34257ca432fSFabio Estevam 343af38bf6bSPeng Fan #ifdef CONFIG_SYS_I2C_MXC 344af38bf6bSPeng Fan setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1); 345af38bf6bSPeng Fan #endif 346af38bf6bSPeng Fan 34731f07964SFabio Estevam #ifdef CONFIG_FEC_MXC 34831f07964SFabio Estevam setup_fec(); 34931f07964SFabio Estevam #endif 3503b9c1a5dSPeng Fan 3513b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6 3523b9c1a5dSPeng Fan setup_usb(); 3533b9c1a5dSPeng Fan #endif 3543b9c1a5dSPeng Fan 35557ca432fSFabio Estevam return 0; 35657ca432fSFabio Estevam } 35757ca432fSFabio Estevam 35857ca432fSFabio Estevam int checkboard(void) 35957ca432fSFabio Estevam { 36057ca432fSFabio Estevam puts("Board: MX6SLEVK\n"); 36157ca432fSFabio Estevam 36257ca432fSFabio Estevam return 0; 36357ca432fSFabio Estevam } 364