xref: /openbmc/u-boot/board/freescale/mx6slevk/mx6slevk.c (revision 3b9c1a5dc09e5ee773f5a4fe9280e568b64b7779)
157ca432fSFabio Estevam /*
257ca432fSFabio Estevam  * Copyright (C) 2013 Freescale Semiconductor, Inc.
357ca432fSFabio Estevam  *
457ca432fSFabio Estevam  * Author: Fabio Estevam <fabio.estevam@freescale.com>
557ca432fSFabio Estevam  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
757ca432fSFabio Estevam  */
857ca432fSFabio Estevam 
957ca432fSFabio Estevam #include <asm/arch/clock.h>
1057ca432fSFabio Estevam #include <asm/arch/iomux.h>
1157ca432fSFabio Estevam #include <asm/arch/imx-regs.h>
1257ca432fSFabio Estevam #include <asm/arch/mx6-pins.h>
1357ca432fSFabio Estevam #include <asm/arch/sys_proto.h>
1457ca432fSFabio Estevam #include <asm/gpio.h>
1557ca432fSFabio Estevam #include <asm/imx-common/iomux-v3.h>
163acb011cSEric Nelson #include <asm/imx-common/spi.h>
1757ca432fSFabio Estevam #include <asm/io.h>
181ace4022SAlexey Brodkin #include <linux/sizes.h>
1957ca432fSFabio Estevam #include <common.h>
2057ca432fSFabio Estevam #include <fsl_esdhc.h>
2157ca432fSFabio Estevam #include <mmc.h>
2231f07964SFabio Estevam #include <netdev.h>
23*3b9c1a5dSPeng Fan #include <usb.h>
24*3b9c1a5dSPeng Fan #include <usb/ehci-fsl.h>
2557ca432fSFabio Estevam 
2657ca432fSFabio Estevam DECLARE_GLOBAL_DATA_PTR;
2757ca432fSFabio Estevam 
287e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
297e2173cfSBenoît Thébaudeau 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
307e2173cfSBenoît Thébaudeau 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
3157ca432fSFabio Estevam 
327e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP |			\
337e2173cfSBenoît Thébaudeau 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
347e2173cfSBenoît Thébaudeau 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
3557ca432fSFabio Estevam 
3631f07964SFabio Estevam #define ENET_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |             \
3731f07964SFabio Estevam 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED   |             \
3831f07964SFabio Estevam 	PAD_CTL_DSE_40ohm   | PAD_CTL_HYS)
3931f07964SFabio Estevam 
40694c3bc1SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
41694c3bc1SFabio Estevam 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
42694c3bc1SFabio Estevam 
4331f07964SFabio Estevam #define ETH_PHY_RESET	IMX_GPIO_NR(4, 21)
4431f07964SFabio Estevam 
4557ca432fSFabio Estevam int dram_init(void)
4657ca432fSFabio Estevam {
4757ca432fSFabio Estevam 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
4857ca432fSFabio Estevam 
4957ca432fSFabio Estevam 	return 0;
5057ca432fSFabio Estevam }
5157ca432fSFabio Estevam 
5257ca432fSFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = {
5357ca432fSFabio Estevam 	MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
5457ca432fSFabio Estevam 	MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
5557ca432fSFabio Estevam };
5657ca432fSFabio Estevam 
5736255d67SYe.Li static iomux_v3_cfg_t const usdhc1_pads[] = {
5836255d67SYe.Li 	/* 8 bit SD */
5936255d67SYe.Li 	MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6036255d67SYe.Li 	MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6136255d67SYe.Li 	MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6236255d67SYe.Li 	MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6336255d67SYe.Li 	MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6436255d67SYe.Li 	MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6536255d67SYe.Li 	MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6636255d67SYe.Li 	MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6736255d67SYe.Li 	MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6836255d67SYe.Li 	MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
6936255d67SYe.Li 
7036255d67SYe.Li 	/*CD pin*/
7136255d67SYe.Li 	MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
7236255d67SYe.Li };
7336255d67SYe.Li 
7457ca432fSFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = {
7557ca432fSFabio Estevam 	MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7657ca432fSFabio Estevam 	MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7757ca432fSFabio Estevam 	MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7857ca432fSFabio Estevam 	MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7957ca432fSFabio Estevam 	MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8057ca432fSFabio Estevam 	MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8136255d67SYe.Li 
8236255d67SYe.Li 	/*CD pin*/
8336255d67SYe.Li 	MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
8436255d67SYe.Li };
8536255d67SYe.Li 
8636255d67SYe.Li static iomux_v3_cfg_t const usdhc3_pads[] = {
8736255d67SYe.Li 	MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8836255d67SYe.Li 	MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8936255d67SYe.Li 	MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9036255d67SYe.Li 	MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9136255d67SYe.Li 	MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9236255d67SYe.Li 	MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9336255d67SYe.Li 
9436255d67SYe.Li 	/*CD pin*/
9536255d67SYe.Li 	MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
9657ca432fSFabio Estevam };
9757ca432fSFabio Estevam 
9831f07964SFabio Estevam static iomux_v3_cfg_t const fec_pads[] = {
9931f07964SFabio Estevam 	MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
10031f07964SFabio Estevam 	MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
10131f07964SFabio Estevam 	MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
10231f07964SFabio Estevam 	MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
10331f07964SFabio Estevam 	MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
10431f07964SFabio Estevam 	MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
10531f07964SFabio Estevam 	MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
10631f07964SFabio Estevam 	MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
10731f07964SFabio Estevam 	MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
10831f07964SFabio Estevam 	MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
10931f07964SFabio Estevam 	MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
11031f07964SFabio Estevam };
11131f07964SFabio Estevam 
112694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI
113694c3bc1SFabio Estevam static iomux_v3_cfg_t ecspi1_pads[] = {
114694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
115694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
116694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
117694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_SS0__GPIO4_IO11  | MUX_PAD_CTRL(NO_PAD_CTRL),
118694c3bc1SFabio Estevam };
119694c3bc1SFabio Estevam 
120155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
121155fa9afSNikita Kiryanov {
122155fa9afSNikita Kiryanov 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
123155fa9afSNikita Kiryanov }
124155fa9afSNikita Kiryanov 
125694c3bc1SFabio Estevam static void setup_spi(void)
126694c3bc1SFabio Estevam {
127694c3bc1SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
128694c3bc1SFabio Estevam }
129694c3bc1SFabio Estevam #endif
130694c3bc1SFabio Estevam 
13157ca432fSFabio Estevam static void setup_iomux_uart(void)
13257ca432fSFabio Estevam {
13357ca432fSFabio Estevam 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
13457ca432fSFabio Estevam }
13557ca432fSFabio Estevam 
13631f07964SFabio Estevam static void setup_iomux_fec(void)
13731f07964SFabio Estevam {
13831f07964SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
13931f07964SFabio Estevam 
14031f07964SFabio Estevam 	/* Reset LAN8720 PHY */
14131f07964SFabio Estevam 	gpio_direction_output(ETH_PHY_RESET , 0);
14231f07964SFabio Estevam 	udelay(1000);
14331f07964SFabio Estevam 	gpio_set_value(ETH_PHY_RESET, 1);
14431f07964SFabio Estevam }
14531f07964SFabio Estevam 
14636255d67SYe.Li #define USDHC1_CD_GPIO	IMX_GPIO_NR(4, 7)
14736255d67SYe.Li #define USDHC2_CD_GPIO	IMX_GPIO_NR(5, 0)
14836255d67SYe.Li #define USDHC3_CD_GPIO	IMX_GPIO_NR(3, 22)
14936255d67SYe.Li 
15036255d67SYe.Li static struct fsl_esdhc_cfg usdhc_cfg[3] = {
15136255d67SYe.Li 	{USDHC1_BASE_ADDR},
15236255d67SYe.Li 	{USDHC2_BASE_ADDR, 0, 4},
15336255d67SYe.Li 	{USDHC3_BASE_ADDR, 0, 4},
15457ca432fSFabio Estevam };
15557ca432fSFabio Estevam 
15657ca432fSFabio Estevam int board_mmc_getcd(struct mmc *mmc)
15757ca432fSFabio Estevam {
15836255d67SYe.Li 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
15936255d67SYe.Li 	int ret = 0;
16036255d67SYe.Li 
16136255d67SYe.Li 	switch (cfg->esdhc_base) {
16236255d67SYe.Li 	case USDHC1_BASE_ADDR:
16336255d67SYe.Li 		ret = !gpio_get_value(USDHC1_CD_GPIO);
16436255d67SYe.Li 		break;
16536255d67SYe.Li 	case USDHC2_BASE_ADDR:
16636255d67SYe.Li 		ret = !gpio_get_value(USDHC2_CD_GPIO);
16736255d67SYe.Li 		break;
16836255d67SYe.Li 	case USDHC3_BASE_ADDR:
16936255d67SYe.Li 		ret = !gpio_get_value(USDHC3_CD_GPIO);
17036255d67SYe.Li 		break;
17136255d67SYe.Li 	}
17236255d67SYe.Li 
17336255d67SYe.Li 	return ret;
17457ca432fSFabio Estevam }
17557ca432fSFabio Estevam 
17657ca432fSFabio Estevam int board_mmc_init(bd_t *bis)
17757ca432fSFabio Estevam {
17836255d67SYe.Li 	int i, ret;
17957ca432fSFabio Estevam 
18036255d67SYe.Li 	/*
18136255d67SYe.Li 	 * According to the board_mmc_init() the following map is done:
18236255d67SYe.Li 	 * (U-boot device node)    (Physical Port)
18336255d67SYe.Li 	 * mmc0                    USDHC1
18436255d67SYe.Li 	 * mmc1                    USDHC2
18536255d67SYe.Li 	 * mmc2                    USDHC3
18636255d67SYe.Li 	 */
18736255d67SYe.Li 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
18836255d67SYe.Li 		switch (i) {
18936255d67SYe.Li 		case 0:
19036255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
19136255d67SYe.Li 				usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
19236255d67SYe.Li 			gpio_direction_input(USDHC1_CD_GPIO);
19336255d67SYe.Li 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
19436255d67SYe.Li 			break;
19536255d67SYe.Li 		case 1:
19636255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
19736255d67SYe.Li 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
19836255d67SYe.Li 			gpio_direction_input(USDHC2_CD_GPIO);
19936255d67SYe.Li 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
20036255d67SYe.Li 			break;
20136255d67SYe.Li 		case 2:
20236255d67SYe.Li 			imx_iomux_v3_setup_multiple_pads(
20336255d67SYe.Li 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
20436255d67SYe.Li 			gpio_direction_input(USDHC3_CD_GPIO);
20536255d67SYe.Li 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
20636255d67SYe.Li 			break;
20736255d67SYe.Li 		default:
20836255d67SYe.Li 			printf("Warning: you configured more USDHC controllers"
20936255d67SYe.Li 				"(%d) than supported by the board\n", i + 1);
21036255d67SYe.Li 			return -EINVAL;
21136255d67SYe.Li 			}
21236255d67SYe.Li 
21336255d67SYe.Li 			ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
21436255d67SYe.Li 			if (ret) {
21536255d67SYe.Li 				printf("Warning: failed to initialize "
21636255d67SYe.Li 					"mmc dev %d\n", i);
21736255d67SYe.Li 				return ret;
21836255d67SYe.Li 			}
21936255d67SYe.Li 	}
22036255d67SYe.Li 
22136255d67SYe.Li 	return 0;
22257ca432fSFabio Estevam }
22357ca432fSFabio Estevam 
22431f07964SFabio Estevam #ifdef CONFIG_FEC_MXC
22531f07964SFabio Estevam int board_eth_init(bd_t *bis)
22631f07964SFabio Estevam {
22731f07964SFabio Estevam 	setup_iomux_fec();
22831f07964SFabio Estevam 
22912c20c0cSFabio Estevam 	return cpu_eth_init(bis);
23031f07964SFabio Estevam }
23131f07964SFabio Estevam 
23231f07964SFabio Estevam static int setup_fec(void)
23331f07964SFabio Estevam {
2340a11d6f2SFabio Estevam 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
23531f07964SFabio Estevam 	int ret;
23631f07964SFabio Estevam 
23731f07964SFabio Estevam 	/* clear gpr1[14], gpr1[18:17] to select anatop clock */
23831f07964SFabio Estevam 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
23931f07964SFabio Estevam 
2405f98d0b5SFabio Estevam 	ret = enable_fec_anatop_clock(ENET_50MHz);
24131f07964SFabio Estevam 	if (ret)
24231f07964SFabio Estevam 		return ret;
24331f07964SFabio Estevam 
24431f07964SFabio Estevam 	return 0;
24531f07964SFabio Estevam }
24631f07964SFabio Estevam #endif
24731f07964SFabio Estevam 
248*3b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
249*3b9c1a5dSPeng Fan #define USB_OTHERREGS_OFFSET	0x800
250*3b9c1a5dSPeng Fan #define UCTRL_PWR_POL		(1 << 9)
251*3b9c1a5dSPeng Fan 
252*3b9c1a5dSPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = {
253*3b9c1a5dSPeng Fan 	/* OTG1 */
254*3b9c1a5dSPeng Fan 	MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
255*3b9c1a5dSPeng Fan 	MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
256*3b9c1a5dSPeng Fan 	/* OTG2 */
257*3b9c1a5dSPeng Fan 	MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
258*3b9c1a5dSPeng Fan };
259*3b9c1a5dSPeng Fan 
260*3b9c1a5dSPeng Fan static void setup_usb(void)
261*3b9c1a5dSPeng Fan {
262*3b9c1a5dSPeng Fan 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
263*3b9c1a5dSPeng Fan 					 ARRAY_SIZE(usb_otg_pads));
264*3b9c1a5dSPeng Fan }
265*3b9c1a5dSPeng Fan 
266*3b9c1a5dSPeng Fan int board_usb_phy_mode(int port)
267*3b9c1a5dSPeng Fan {
268*3b9c1a5dSPeng Fan 	if (port == 1)
269*3b9c1a5dSPeng Fan 		return USB_INIT_HOST;
270*3b9c1a5dSPeng Fan 	else
271*3b9c1a5dSPeng Fan 		return usb_phy_mode(port);
272*3b9c1a5dSPeng Fan }
273*3b9c1a5dSPeng Fan 
274*3b9c1a5dSPeng Fan int board_ehci_hcd_init(int port)
275*3b9c1a5dSPeng Fan {
276*3b9c1a5dSPeng Fan 	u32 *usbnc_usb_ctrl;
277*3b9c1a5dSPeng Fan 
278*3b9c1a5dSPeng Fan 	if (port > 1)
279*3b9c1a5dSPeng Fan 		return -EINVAL;
280*3b9c1a5dSPeng Fan 
281*3b9c1a5dSPeng Fan 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
282*3b9c1a5dSPeng Fan 				 port * 4);
283*3b9c1a5dSPeng Fan 
284*3b9c1a5dSPeng Fan 	/* Set Power polarity */
285*3b9c1a5dSPeng Fan 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
286*3b9c1a5dSPeng Fan 
287*3b9c1a5dSPeng Fan 	return 0;
288*3b9c1a5dSPeng Fan }
289*3b9c1a5dSPeng Fan #endif
29031f07964SFabio Estevam 
29157ca432fSFabio Estevam int board_early_init_f(void)
29257ca432fSFabio Estevam {
29357ca432fSFabio Estevam 	setup_iomux_uart();
294694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI
295694c3bc1SFabio Estevam 	setup_spi();
296694c3bc1SFabio Estevam #endif
29757ca432fSFabio Estevam 	return 0;
29857ca432fSFabio Estevam }
29957ca432fSFabio Estevam 
30057ca432fSFabio Estevam int board_init(void)
30157ca432fSFabio Estevam {
30257ca432fSFabio Estevam 	/* address of boot parameters */
30357ca432fSFabio Estevam 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
30457ca432fSFabio Estevam 
30531f07964SFabio Estevam #ifdef	CONFIG_FEC_MXC
30631f07964SFabio Estevam 	setup_fec();
30731f07964SFabio Estevam #endif
308*3b9c1a5dSPeng Fan 
309*3b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
310*3b9c1a5dSPeng Fan 	setup_usb();
311*3b9c1a5dSPeng Fan #endif
312*3b9c1a5dSPeng Fan 
31357ca432fSFabio Estevam 	return 0;
31457ca432fSFabio Estevam }
31557ca432fSFabio Estevam 
31657ca432fSFabio Estevam u32 get_board_rev(void)
31757ca432fSFabio Estevam {
31857ca432fSFabio Estevam 	return get_cpu_rev();
31957ca432fSFabio Estevam }
32057ca432fSFabio Estevam 
32157ca432fSFabio Estevam int checkboard(void)
32257ca432fSFabio Estevam {
32357ca432fSFabio Estevam 	puts("Board: MX6SLEVK\n");
32457ca432fSFabio Estevam 
32557ca432fSFabio Estevam 	return 0;
32657ca432fSFabio Estevam }
327