xref: /openbmc/u-boot/board/freescale/mx6slevk/mx6slevk.c (revision 001cdbbb32ef1f62f5913f2913eab49e3270ee7b)
157ca432fSFabio Estevam /*
257ca432fSFabio Estevam  * Copyright (C) 2013 Freescale Semiconductor, Inc.
357ca432fSFabio Estevam  *
457ca432fSFabio Estevam  * Author: Fabio Estevam <fabio.estevam@freescale.com>
557ca432fSFabio Estevam  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
757ca432fSFabio Estevam  */
857ca432fSFabio Estevam 
957ca432fSFabio Estevam #include <asm/arch/clock.h>
1057ca432fSFabio Estevam #include <asm/arch/iomux.h>
11e7d3b21bSPeng Fan #include <asm/arch/crm_regs.h>
1257ca432fSFabio Estevam #include <asm/arch/imx-regs.h>
13e7d3b21bSPeng Fan #include <asm/arch/mx6-ddr.h>
1457ca432fSFabio Estevam #include <asm/arch/mx6-pins.h>
1557ca432fSFabio Estevam #include <asm/arch/sys_proto.h>
1657ca432fSFabio Estevam #include <asm/gpio.h>
1757ca432fSFabio Estevam #include <asm/imx-common/iomux-v3.h>
18af38bf6bSPeng Fan #include <asm/imx-common/mxc_i2c.h>
193acb011cSEric Nelson #include <asm/imx-common/spi.h>
2057ca432fSFabio Estevam #include <asm/io.h>
211ace4022SAlexey Brodkin #include <linux/sizes.h>
2257ca432fSFabio Estevam #include <common.h>
2357ca432fSFabio Estevam #include <fsl_esdhc.h>
24af38bf6bSPeng Fan #include <i2c.h>
2557ca432fSFabio Estevam #include <mmc.h>
2631f07964SFabio Estevam #include <netdev.h>
27af38bf6bSPeng Fan #include <power/pmic.h>
28af38bf6bSPeng Fan #include <power/pfuze100_pmic.h>
29af38bf6bSPeng Fan #include "../common/pfuze.h"
303b9c1a5dSPeng Fan #include <usb.h>
31e162c6b1SMateusz Kulikowski #include <usb/ehci-ci.h>
3257ca432fSFabio Estevam 
3357ca432fSFabio Estevam DECLARE_GLOBAL_DATA_PTR;
3457ca432fSFabio Estevam 
357e2173cfSBenoît Thébaudeau #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
367e2173cfSBenoît Thébaudeau 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
377e2173cfSBenoît Thébaudeau 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
3857ca432fSFabio Estevam 
397e2173cfSBenoît Thébaudeau #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP |			\
407e2173cfSBenoît Thébaudeau 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
417e2173cfSBenoît Thébaudeau 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
4257ca432fSFabio Estevam 
4331f07964SFabio Estevam #define ENET_PAD_CTRL  (PAD_CTL_PKE | PAD_CTL_PUE |             \
4431f07964SFabio Estevam 	PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED   |             \
4531f07964SFabio Estevam 	PAD_CTL_DSE_40ohm   | PAD_CTL_HYS)
4631f07964SFabio Estevam 
47694c3bc1SFabio Estevam #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
48694c3bc1SFabio Estevam 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
49694c3bc1SFabio Estevam 
5016edd347SFabio Estevam #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE |		\
5116edd347SFabio Estevam 			PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\
5216edd347SFabio Estevam 			PAD_CTL_DSE_80ohm | PAD_CTL_HYS |	\
5316edd347SFabio Estevam 			PAD_CTL_SRE_FAST)
5416edd347SFabio Estevam 
55ae765f3aSFabio Estevam #define ETH_PHY_POWER	IMX_GPIO_NR(4, 21)
5631f07964SFabio Estevam 
5757ca432fSFabio Estevam int dram_init(void)
5857ca432fSFabio Estevam {
598259e9c9SVanessa Maegima 	gd->ram_size = imx_ddr_size();
6057ca432fSFabio Estevam 
6157ca432fSFabio Estevam 	return 0;
6257ca432fSFabio Estevam }
6357ca432fSFabio Estevam 
6457ca432fSFabio Estevam static iomux_v3_cfg_t const uart1_pads[] = {
6557ca432fSFabio Estevam 	MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
6657ca432fSFabio Estevam 	MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
6757ca432fSFabio Estevam };
6857ca432fSFabio Estevam 
6936255d67SYe.Li static iomux_v3_cfg_t const usdhc1_pads[] = {
7036255d67SYe.Li 	/* 8 bit SD */
7136255d67SYe.Li 	MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7236255d67SYe.Li 	MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7336255d67SYe.Li 	MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7436255d67SYe.Li 	MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7536255d67SYe.Li 	MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7636255d67SYe.Li 	MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7736255d67SYe.Li 	MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7836255d67SYe.Li 	MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
7936255d67SYe.Li 	MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8036255d67SYe.Li 	MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8136255d67SYe.Li 
8236255d67SYe.Li 	/*CD pin*/
8336255d67SYe.Li 	MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
8436255d67SYe.Li };
8536255d67SYe.Li 
8657ca432fSFabio Estevam static iomux_v3_cfg_t const usdhc2_pads[] = {
8757ca432fSFabio Estevam 	MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8857ca432fSFabio Estevam 	MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
8957ca432fSFabio Estevam 	MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9057ca432fSFabio Estevam 	MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9157ca432fSFabio Estevam 	MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9257ca432fSFabio Estevam 	MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
9336255d67SYe.Li 
9436255d67SYe.Li 	/*CD pin*/
9536255d67SYe.Li 	MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
9636255d67SYe.Li };
9736255d67SYe.Li 
9836255d67SYe.Li static iomux_v3_cfg_t const usdhc3_pads[] = {
9936255d67SYe.Li 	MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10036255d67SYe.Li 	MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10136255d67SYe.Li 	MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10236255d67SYe.Li 	MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10336255d67SYe.Li 	MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10436255d67SYe.Li 	MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
10536255d67SYe.Li 
10636255d67SYe.Li 	/*CD pin*/
10736255d67SYe.Li 	MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
10857ca432fSFabio Estevam };
10957ca432fSFabio Estevam 
11031f07964SFabio Estevam static iomux_v3_cfg_t const fec_pads[] = {
11131f07964SFabio Estevam 	MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
11231f07964SFabio Estevam 	MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
11331f07964SFabio Estevam 	MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
11431f07964SFabio Estevam 	MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11531f07964SFabio Estevam 	MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11631f07964SFabio Estevam 	MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
11731f07964SFabio Estevam 	MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11831f07964SFabio Estevam 	MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
11931f07964SFabio Estevam 	MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
12031f07964SFabio Estevam 	MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
12131f07964SFabio Estevam 	MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
12231f07964SFabio Estevam };
12331f07964SFabio Estevam 
124694c3bc1SFabio Estevam #ifdef CONFIG_MXC_SPI
125694c3bc1SFabio Estevam static iomux_v3_cfg_t ecspi1_pads[] = {
126694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
127694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
128694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
129694c3bc1SFabio Estevam 	MX6_PAD_ECSPI1_SS0__GPIO4_IO11  | MUX_PAD_CTRL(NO_PAD_CTRL),
130694c3bc1SFabio Estevam };
131694c3bc1SFabio Estevam 
132155fa9afSNikita Kiryanov int board_spi_cs_gpio(unsigned bus, unsigned cs)
133155fa9afSNikita Kiryanov {
134155fa9afSNikita Kiryanov 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
135155fa9afSNikita Kiryanov }
136155fa9afSNikita Kiryanov 
137694c3bc1SFabio Estevam static void setup_spi(void)
138694c3bc1SFabio Estevam {
139694c3bc1SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
140694c3bc1SFabio Estevam }
141694c3bc1SFabio Estevam #endif
142694c3bc1SFabio Estevam 
14357ca432fSFabio Estevam static void setup_iomux_uart(void)
14457ca432fSFabio Estevam {
14557ca432fSFabio Estevam 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
14657ca432fSFabio Estevam }
14757ca432fSFabio Estevam 
14831f07964SFabio Estevam static void setup_iomux_fec(void)
14931f07964SFabio Estevam {
15031f07964SFabio Estevam 	imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
15131f07964SFabio Estevam 
152ae765f3aSFabio Estevam 	/* Power up LAN8720 PHY */
153*001cdbbbSPeng Fan 	gpio_request(ETH_PHY_POWER, "eth_pwr");
154ae765f3aSFabio Estevam 	gpio_direction_output(ETH_PHY_POWER , 1);
155ae765f3aSFabio Estevam 	udelay(15000);
15631f07964SFabio Estevam }
15731f07964SFabio Estevam 
158fb0d0428SPeng Fan int board_mmc_get_env_dev(int devno)
159fb0d0428SPeng Fan {
160fb0d0428SPeng Fan 	return devno;
161fb0d0428SPeng Fan }
162fb0d0428SPeng Fan 
163*001cdbbbSPeng Fan #ifdef CONFIG_DM_PMIC_PFUZE100
164af38bf6bSPeng Fan int power_init_board(void)
165af38bf6bSPeng Fan {
166*001cdbbbSPeng Fan 	struct udevice *dev;
167*001cdbbbSPeng Fan 	int ret;
168*001cdbbbSPeng Fan 	u32 dev_id, rev_id, i;
169*001cdbbbSPeng Fan 	u32 switch_num = 6;
170*001cdbbbSPeng Fan 	u32 offset = PFUZE100_SW1CMODE;
171af38bf6bSPeng Fan 
172*001cdbbbSPeng Fan 	ret = pmic_get("pfuze100", &dev);
173*001cdbbbSPeng Fan 	if (ret == -ENODEV)
174*001cdbbbSPeng Fan 		return 0;
175af38bf6bSPeng Fan 
176*001cdbbbSPeng Fan 	if (ret != 0)
177*001cdbbbSPeng Fan 		return ret;
178*001cdbbbSPeng Fan 
179*001cdbbbSPeng Fan 	dev_id = pmic_reg_read(dev, PFUZE100_DEVICEID);
180*001cdbbbSPeng Fan 	rev_id = pmic_reg_read(dev, PFUZE100_REVID);
181*001cdbbbSPeng Fan 	printf("PMIC: PFUZE100! DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
182*001cdbbbSPeng Fan 
183*001cdbbbSPeng Fan 	/* set SW1AB staby volatage 0.975V */
184*001cdbbbSPeng Fan 	pmic_clrsetbits(dev, PFUZE100_SW1ABSTBY, 0x3f, 0x1b);
185*001cdbbbSPeng Fan 
186*001cdbbbSPeng Fan 	/* set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
187*001cdbbbSPeng Fan 	pmic_clrsetbits(dev, PFUZE100_SW1ABCONF, 0xc0, 0x40);
188*001cdbbbSPeng Fan 
189*001cdbbbSPeng Fan 	/* set SW1C staby volatage 0.975V */
190*001cdbbbSPeng Fan 	pmic_clrsetbits(dev, PFUZE100_SW1CSTBY, 0x3f, 0x1b);
191*001cdbbbSPeng Fan 
192*001cdbbbSPeng Fan 	/* set SW1C/VDDSOC step ramp up time to from 16us to 4us/25mV */
193*001cdbbbSPeng Fan 	pmic_clrsetbits(dev, PFUZE100_SW1CCONF, 0xc0, 0x40);
194*001cdbbbSPeng Fan 
195*001cdbbbSPeng Fan 	/* Init mode to APS_PFM */
196*001cdbbbSPeng Fan 	pmic_reg_write(dev, PFUZE100_SW1ABMODE, APS_PFM);
197*001cdbbbSPeng Fan 
198*001cdbbbSPeng Fan 	for (i = 0; i < switch_num - 1; i++)
199*001cdbbbSPeng Fan 		pmic_reg_write(dev, offset + i * SWITCH_SIZE, APS_PFM);
200*001cdbbbSPeng Fan 
201*001cdbbbSPeng Fan 	return 0;
202af38bf6bSPeng Fan }
203af38bf6bSPeng Fan #endif
204af38bf6bSPeng Fan 
20531f07964SFabio Estevam #ifdef CONFIG_FEC_MXC
20631f07964SFabio Estevam int board_eth_init(bd_t *bis)
20731f07964SFabio Estevam {
20831f07964SFabio Estevam 	setup_iomux_fec();
20931f07964SFabio Estevam 
21012c20c0cSFabio Estevam 	return cpu_eth_init(bis);
21131f07964SFabio Estevam }
21231f07964SFabio Estevam 
21331f07964SFabio Estevam static int setup_fec(void)
21431f07964SFabio Estevam {
2150a11d6f2SFabio Estevam 	struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
21631f07964SFabio Estevam 
21731f07964SFabio Estevam 	/* clear gpr1[14], gpr1[18:17] to select anatop clock */
21831f07964SFabio Estevam 	clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
21931f07964SFabio Estevam 
2206d97dc10SPeng Fan 	return enable_fec_anatop_clock(0, ENET_50MHZ);
22131f07964SFabio Estevam }
22231f07964SFabio Estevam #endif
22331f07964SFabio Estevam 
2243b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
2253b9c1a5dSPeng Fan #define USB_OTHERREGS_OFFSET	0x800
2263b9c1a5dSPeng Fan #define UCTRL_PWR_POL		(1 << 9)
2273b9c1a5dSPeng Fan 
2283b9c1a5dSPeng Fan static iomux_v3_cfg_t const usb_otg_pads[] = {
2293b9c1a5dSPeng Fan 	/* OTG1 */
2303b9c1a5dSPeng Fan 	MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
23116edd347SFabio Estevam 	MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
2323b9c1a5dSPeng Fan 	/* OTG2 */
2333b9c1a5dSPeng Fan 	MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
2343b9c1a5dSPeng Fan };
2353b9c1a5dSPeng Fan 
2363b9c1a5dSPeng Fan static void setup_usb(void)
2373b9c1a5dSPeng Fan {
2383b9c1a5dSPeng Fan 	imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
2393b9c1a5dSPeng Fan 					 ARRAY_SIZE(usb_otg_pads));
2403b9c1a5dSPeng Fan }
2413b9c1a5dSPeng Fan 
2423b9c1a5dSPeng Fan int board_usb_phy_mode(int port)
2433b9c1a5dSPeng Fan {
2443b9c1a5dSPeng Fan 	if (port == 1)
2453b9c1a5dSPeng Fan 		return USB_INIT_HOST;
2463b9c1a5dSPeng Fan 	else
2473b9c1a5dSPeng Fan 		return usb_phy_mode(port);
2483b9c1a5dSPeng Fan }
2493b9c1a5dSPeng Fan 
2503b9c1a5dSPeng Fan int board_ehci_hcd_init(int port)
2513b9c1a5dSPeng Fan {
2523b9c1a5dSPeng Fan 	u32 *usbnc_usb_ctrl;
2533b9c1a5dSPeng Fan 
2543b9c1a5dSPeng Fan 	if (port > 1)
2553b9c1a5dSPeng Fan 		return -EINVAL;
2563b9c1a5dSPeng Fan 
2573b9c1a5dSPeng Fan 	usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
2583b9c1a5dSPeng Fan 				 port * 4);
2593b9c1a5dSPeng Fan 
2603b9c1a5dSPeng Fan 	/* Set Power polarity */
2613b9c1a5dSPeng Fan 	setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
2623b9c1a5dSPeng Fan 
2633b9c1a5dSPeng Fan 	return 0;
2643b9c1a5dSPeng Fan }
2653b9c1a5dSPeng Fan #endif
26631f07964SFabio Estevam 
26757ca432fSFabio Estevam int board_early_init_f(void)
26857ca432fSFabio Estevam {
26957ca432fSFabio Estevam 	setup_iomux_uart();
270*001cdbbbSPeng Fan 
27157ca432fSFabio Estevam 	return 0;
27257ca432fSFabio Estevam }
27357ca432fSFabio Estevam 
27457ca432fSFabio Estevam int board_init(void)
27557ca432fSFabio Estevam {
27657ca432fSFabio Estevam 	/* address of boot parameters */
27757ca432fSFabio Estevam 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
27857ca432fSFabio Estevam 
279*001cdbbbSPeng Fan #ifdef CONFIG_MXC_SPI
280*001cdbbbSPeng Fan 	gpio_request(IMX_GPIO_NR(4, 11), "spi_cs");
281*001cdbbbSPeng Fan 	setup_spi();
282af38bf6bSPeng Fan #endif
283af38bf6bSPeng Fan 
28431f07964SFabio Estevam #ifdef	CONFIG_FEC_MXC
28531f07964SFabio Estevam 	setup_fec();
28631f07964SFabio Estevam #endif
2873b9c1a5dSPeng Fan 
2883b9c1a5dSPeng Fan #ifdef CONFIG_USB_EHCI_MX6
2893b9c1a5dSPeng Fan 	setup_usb();
2903b9c1a5dSPeng Fan #endif
2913b9c1a5dSPeng Fan 
29257ca432fSFabio Estevam 	return 0;
29357ca432fSFabio Estevam }
29457ca432fSFabio Estevam 
29557ca432fSFabio Estevam int checkboard(void)
29657ca432fSFabio Estevam {
29757ca432fSFabio Estevam 	puts("Board: MX6SLEVK\n");
29857ca432fSFabio Estevam 
29957ca432fSFabio Estevam 	return 0;
30057ca432fSFabio Estevam }
301e7d3b21bSPeng Fan 
302e7d3b21bSPeng Fan #ifdef CONFIG_SPL_BUILD
303e7d3b21bSPeng Fan #include <spl.h>
304e7d3b21bSPeng Fan #include <libfdt.h>
305e7d3b21bSPeng Fan 
306*001cdbbbSPeng Fan #define USDHC1_CD_GPIO	IMX_GPIO_NR(4, 7)
307*001cdbbbSPeng Fan #define USDHC2_CD_GPIO	IMX_GPIO_NR(5, 0)
308*001cdbbbSPeng Fan #define USDHC3_CD_GPIO	IMX_GPIO_NR(3, 22)
309*001cdbbbSPeng Fan 
310*001cdbbbSPeng Fan static struct fsl_esdhc_cfg usdhc_cfg[3] = {
311*001cdbbbSPeng Fan 	{USDHC1_BASE_ADDR},
312*001cdbbbSPeng Fan 	{USDHC2_BASE_ADDR, 0, 4},
313*001cdbbbSPeng Fan 	{USDHC3_BASE_ADDR, 0, 4},
314*001cdbbbSPeng Fan };
315*001cdbbbSPeng Fan 
316*001cdbbbSPeng Fan int board_mmc_getcd(struct mmc *mmc)
317*001cdbbbSPeng Fan {
318*001cdbbbSPeng Fan 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
319*001cdbbbSPeng Fan 	int ret = 0;
320*001cdbbbSPeng Fan 
321*001cdbbbSPeng Fan 	switch (cfg->esdhc_base) {
322*001cdbbbSPeng Fan 	case USDHC1_BASE_ADDR:
323*001cdbbbSPeng Fan 		ret = !gpio_get_value(USDHC1_CD_GPIO);
324*001cdbbbSPeng Fan 		break;
325*001cdbbbSPeng Fan 	case USDHC2_BASE_ADDR:
326*001cdbbbSPeng Fan 		ret = !gpio_get_value(USDHC2_CD_GPIO);
327*001cdbbbSPeng Fan 		break;
328*001cdbbbSPeng Fan 	case USDHC3_BASE_ADDR:
329*001cdbbbSPeng Fan 		ret = !gpio_get_value(USDHC3_CD_GPIO);
330*001cdbbbSPeng Fan 		break;
331*001cdbbbSPeng Fan 	}
332*001cdbbbSPeng Fan 
333*001cdbbbSPeng Fan 	return ret;
334*001cdbbbSPeng Fan }
335*001cdbbbSPeng Fan 
336*001cdbbbSPeng Fan int board_mmc_init(bd_t *bis)
337*001cdbbbSPeng Fan {
338*001cdbbbSPeng Fan 	struct src *src_regs = (struct src *)SRC_BASE_ADDR;
339*001cdbbbSPeng Fan 	u32 val;
340*001cdbbbSPeng Fan 	u32 port;
341*001cdbbbSPeng Fan 
342*001cdbbbSPeng Fan 	val = readl(&src_regs->sbmr1);
343*001cdbbbSPeng Fan 
344*001cdbbbSPeng Fan 	/* Boot from USDHC */
345*001cdbbbSPeng Fan 	port = (val >> 11) & 0x3;
346*001cdbbbSPeng Fan 	switch (port) {
347*001cdbbbSPeng Fan 	case 0:
348*001cdbbbSPeng Fan 		imx_iomux_v3_setup_multiple_pads(usdhc1_pads,
349*001cdbbbSPeng Fan 						 ARRAY_SIZE(usdhc1_pads));
350*001cdbbbSPeng Fan 		gpio_direction_input(USDHC1_CD_GPIO);
351*001cdbbbSPeng Fan 		usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
352*001cdbbbSPeng Fan 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
353*001cdbbbSPeng Fan 		break;
354*001cdbbbSPeng Fan 	case 1:
355*001cdbbbSPeng Fan 		imx_iomux_v3_setup_multiple_pads(usdhc2_pads,
356*001cdbbbSPeng Fan 						 ARRAY_SIZE(usdhc2_pads));
357*001cdbbbSPeng Fan 		gpio_direction_input(USDHC2_CD_GPIO);
358*001cdbbbSPeng Fan 		usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
359*001cdbbbSPeng Fan 		usdhc_cfg[0].max_bus_width = 4;
360*001cdbbbSPeng Fan 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
361*001cdbbbSPeng Fan 		break;
362*001cdbbbSPeng Fan 	case 2:
363*001cdbbbSPeng Fan 		imx_iomux_v3_setup_multiple_pads(usdhc3_pads,
364*001cdbbbSPeng Fan 						 ARRAY_SIZE(usdhc3_pads));
365*001cdbbbSPeng Fan 		gpio_direction_input(USDHC3_CD_GPIO);
366*001cdbbbSPeng Fan 		usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
367*001cdbbbSPeng Fan 		usdhc_cfg[0].max_bus_width = 4;
368*001cdbbbSPeng Fan 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
369*001cdbbbSPeng Fan 		break;
370*001cdbbbSPeng Fan 	}
371*001cdbbbSPeng Fan 
372*001cdbbbSPeng Fan 	gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
373*001cdbbbSPeng Fan 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
374*001cdbbbSPeng Fan }
375*001cdbbbSPeng Fan 
376e7d3b21bSPeng Fan const struct mx6sl_iomux_ddr_regs mx6_ddr_ioregs = {
377e7d3b21bSPeng Fan 	.dram_sdqs0 = 0x00003030,
378e7d3b21bSPeng Fan 	.dram_sdqs1 = 0x00003030,
379e7d3b21bSPeng Fan 	.dram_sdqs2 = 0x00003030,
380e7d3b21bSPeng Fan 	.dram_sdqs3 = 0x00003030,
381e7d3b21bSPeng Fan 	.dram_dqm0 = 0x00000030,
382e7d3b21bSPeng Fan 	.dram_dqm1 = 0x00000030,
383e7d3b21bSPeng Fan 	.dram_dqm2 = 0x00000030,
384e7d3b21bSPeng Fan 	.dram_dqm3 = 0x00000030,
385e7d3b21bSPeng Fan 	.dram_cas  = 0x00000030,
386e7d3b21bSPeng Fan 	.dram_ras  = 0x00000030,
387e7d3b21bSPeng Fan 	.dram_sdclk_0 = 0x00000028,
388e7d3b21bSPeng Fan 	.dram_reset = 0x00000030,
389e7d3b21bSPeng Fan 	.dram_sdba2 = 0x00000000,
390e7d3b21bSPeng Fan 	.dram_odt0 = 0x00000008,
391e7d3b21bSPeng Fan 	.dram_odt1 = 0x00000008,
392e7d3b21bSPeng Fan };
393e7d3b21bSPeng Fan 
394e7d3b21bSPeng Fan const struct mx6sl_iomux_grp_regs mx6_grp_ioregs = {
395e7d3b21bSPeng Fan 	.grp_b0ds = 0x00000030,
396e7d3b21bSPeng Fan 	.grp_b1ds = 0x00000030,
397e7d3b21bSPeng Fan 	.grp_b2ds = 0x00000030,
398e7d3b21bSPeng Fan 	.grp_b3ds = 0x00000030,
399e7d3b21bSPeng Fan 	.grp_addds = 0x00000030,
400e7d3b21bSPeng Fan 	.grp_ctlds = 0x00000030,
401e7d3b21bSPeng Fan 	.grp_ddrmode_ctl = 0x00020000,
402e7d3b21bSPeng Fan 	.grp_ddrpke = 0x00000000,
403e7d3b21bSPeng Fan 	.grp_ddrmode = 0x00020000,
404e7d3b21bSPeng Fan 	.grp_ddr_type = 0x00080000,
405e7d3b21bSPeng Fan };
406e7d3b21bSPeng Fan 
407e7d3b21bSPeng Fan const struct mx6_mmdc_calibration mx6_mmcd_calib = {
408e7d3b21bSPeng Fan 	.p0_mpdgctrl0 =  0x20000000,
409e7d3b21bSPeng Fan 	.p0_mpdgctrl1 =  0x00000000,
410e7d3b21bSPeng Fan 	.p0_mprddlctl =  0x4241444a,
411e7d3b21bSPeng Fan 	.p0_mpwrdlctl =  0x3030312b,
412e7d3b21bSPeng Fan 	.mpzqlp2ctl = 0x1b4700c7,
413e7d3b21bSPeng Fan };
414e7d3b21bSPeng Fan 
415e7d3b21bSPeng Fan static struct mx6_lpddr2_cfg mem_ddr = {
416e7d3b21bSPeng Fan 	.mem_speed = 800,
417e7d3b21bSPeng Fan 	.density = 4,
418e7d3b21bSPeng Fan 	.width = 32,
419e7d3b21bSPeng Fan 	.banks = 8,
420e7d3b21bSPeng Fan 	.rowaddr = 14,
421e7d3b21bSPeng Fan 	.coladdr = 10,
422e7d3b21bSPeng Fan 	.trcd_lp = 2000,
423e7d3b21bSPeng Fan 	.trppb_lp = 2000,
424e7d3b21bSPeng Fan 	.trpab_lp = 2250,
425e7d3b21bSPeng Fan 	.trasmin = 4200,
426e7d3b21bSPeng Fan };
427e7d3b21bSPeng Fan 
428e7d3b21bSPeng Fan static void ccgr_init(void)
429e7d3b21bSPeng Fan {
430e7d3b21bSPeng Fan 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
431e7d3b21bSPeng Fan 
432e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR0);
433e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR1);
434e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR2);
435e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR3);
436e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR4);
437e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR5);
438e7d3b21bSPeng Fan 	writel(0xFFFFFFFF, &ccm->CCGR6);
439e7d3b21bSPeng Fan 
440e7d3b21bSPeng Fan 	writel(0x00260324, &ccm->cbcmr);
441e7d3b21bSPeng Fan }
442e7d3b21bSPeng Fan 
443e7d3b21bSPeng Fan static void spl_dram_init(void)
444e7d3b21bSPeng Fan {
445e7d3b21bSPeng Fan 	struct mx6_ddr_sysinfo sysinfo = {
446e7d3b21bSPeng Fan 		.dsize = mem_ddr.width / 32,
447e7d3b21bSPeng Fan 		.cs_density = 20,
448e7d3b21bSPeng Fan 		.ncs = 2,
449e7d3b21bSPeng Fan 		.cs1_mirror = 0,
450e7d3b21bSPeng Fan 		.walat = 0,
451e7d3b21bSPeng Fan 		.ralat = 2,
452e7d3b21bSPeng Fan 		.mif3_mode = 3,
453e7d3b21bSPeng Fan 		.bi_on = 1,
454e7d3b21bSPeng Fan 		.rtt_wr = 0,        /* LPDDR2 does not need rtt_wr rtt_nom */
455e7d3b21bSPeng Fan 		.rtt_nom = 0,
456e7d3b21bSPeng Fan 		.sde_to_rst = 0,    /* LPDDR2 does not need this field */
457e7d3b21bSPeng Fan 		.rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
458e7d3b21bSPeng Fan 		.ddr_type = DDR_TYPE_LPDDR2,
459edf00937SFabio Estevam 		.refsel = 0,	/* Refresh cycles at 64KHz */
460edf00937SFabio Estevam 		.refr = 3,	/* 4 refresh commands per refresh cycle */
461e7d3b21bSPeng Fan 	};
462e7d3b21bSPeng Fan 	mx6sl_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
463e7d3b21bSPeng Fan 	mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
464e7d3b21bSPeng Fan }
465e7d3b21bSPeng Fan 
466e7d3b21bSPeng Fan void board_init_f(ulong dummy)
467e7d3b21bSPeng Fan {
468e7d3b21bSPeng Fan 	/* setup AIPS and disable watchdog */
469e7d3b21bSPeng Fan 	arch_cpu_init();
470e7d3b21bSPeng Fan 
471e7d3b21bSPeng Fan 	ccgr_init();
472e7d3b21bSPeng Fan 
473e7d3b21bSPeng Fan 	/* iomux and setup of i2c */
474e7d3b21bSPeng Fan 	board_early_init_f();
475e7d3b21bSPeng Fan 
476e7d3b21bSPeng Fan 	/* setup GP timer */
477e7d3b21bSPeng Fan 	timer_init();
478e7d3b21bSPeng Fan 
479e7d3b21bSPeng Fan 	/* UART clocks enabled and gd valid - init serial console */
480e7d3b21bSPeng Fan 	preloader_console_init();
481e7d3b21bSPeng Fan 
482e7d3b21bSPeng Fan 	/* DDR initialization */
483e7d3b21bSPeng Fan 	spl_dram_init();
484e7d3b21bSPeng Fan 
485e7d3b21bSPeng Fan 	/* Clear the BSS. */
486e7d3b21bSPeng Fan 	memset(__bss_start, 0, __bss_end - __bss_start);
487e7d3b21bSPeng Fan 
488e7d3b21bSPeng Fan 	/* load/boot image from boot device */
489e7d3b21bSPeng Fan 	board_init_r(NULL, 0);
490e7d3b21bSPeng Fan }
491e7d3b21bSPeng Fan #endif
492