xref: /openbmc/u-boot/board/freescale/mx6qarm2/imximage_mx6dl.cfg (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini/* SPDX-License-Identifier: GPL-2.0+ */
2b357503fSYe.Li/*
3b357503fSYe.Li * Copyright (C) 2014 Freescale Semiconductor, Inc.
4b357503fSYe.Li * Jason Liu <r64343@freescale.com>
5b357503fSYe.Li *
6b357503fSYe.Li * Refer doc/README.imximage for more details about how-to configure
7b357503fSYe.Li * and create imximage boot image
8b357503fSYe.Li *
9b357503fSYe.Li * The syntax is taken as close as possible with the kwbimage
10b357503fSYe.Li */
11b357503fSYe.Li
12b357503fSYe.Li/* image version */
13b357503fSYe.LiIMAGE_VERSION 2
14b357503fSYe.Li
15b357503fSYe.Li/*
16b357503fSYe.Li * Boot Device : one of
17b357503fSYe.Li * spi, sd (the board has no nand neither onenand)
18b357503fSYe.Li */
19b357503fSYe.LiBOOT_FROM	sd
20b357503fSYe.Li
21b357503fSYe.Li/*
22b357503fSYe.Li * Device Configuration Data (DCD)
23b357503fSYe.Li *
24b357503fSYe.Li * Each entry must have the format:
25b357503fSYe.Li * Addr-type           Address        Value
26b357503fSYe.Li *
27b357503fSYe.Li * where:
28b357503fSYe.Li *	Addr-type register length (1,2 or 4 bytes)
29b357503fSYe.Li *	Address	  absolute address of the register
30b357503fSYe.Li *	value	  value to be stored in the register
31b357503fSYe.Li */
32661139faSYe.Li
33661139faSYe.Li
34661139faSYe.Li
35661139faSYe.Li#ifdef CONFIG_MX6DL_LPDDR2
36661139faSYe.Li
37661139faSYe.Li/* IOMUX SETTINGS */
38661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0 */
39661139faSYe.LiDATA 4 0x020E04bc 0x00003028
40661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1 */
41661139faSYe.LiDATA 4 0x020E04c0 0x00003028
42661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2 */
43661139faSYe.LiDATA 4 0x020E04c4 0x00003028
44661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3 */
45661139faSYe.LiDATA 4 0x020E04c8 0x00003028
46661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4 */
47661139faSYe.LiDATA 4 0x020E04cc 0x00003028
48661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5 */
49661139faSYe.LiDATA 4 0x020E04d0 0x00003028
50661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6 */
51661139faSYe.LiDATA 4 0x020E04d4 0x00003028
52661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7 */
53661139faSYe.LiDATA 4 0x020E04d8 0x00003028
54661139faSYe.Li
55661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0 */
56661139faSYe.LiDATA 4 0x020E0470 0x00000038
57661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1 */
58661139faSYe.LiDATA 4 0x020E0474 0x00000038
59661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2 */
60661139faSYe.LiDATA 4 0x020E0478 0x00000038
61661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3 */
62661139faSYe.LiDATA 4 0x020E047c 0x00000038
63661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4 */
64661139faSYe.LiDATA 4 0x020E0480 0x00000038
65661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5 */
66661139faSYe.LiDATA 4 0x020E0484 0x00000038
67661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6 */
68661139faSYe.LiDATA 4 0x020E0488 0x00000038
69661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7 */
70661139faSYe.LiDATA 4 0x020E048c 0x00000038
71661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS */
72661139faSYe.LiDATA 4 0x020E0464 0x00000038
73661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS */
74661139faSYe.LiDATA 4 0x020E0490 0x00000038
75661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_0 */
76661139faSYe.LiDATA 4 0x020E04ac 0x00000038
77661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK_1 */
78661139faSYe.LiDATA 4 0x020E04b0 0x00000038
79661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET */
80661139faSYe.LiDATA 4 0x020E0494 0x00000038
81661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0 */
82661139faSYe.LiDATA 4 0x020E04a4 0x00000038
83661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1 */
84661139faSYe.LiDATA 4 0x020E04a8 0x00000038
85661139faSYe.Li/*
86661139faSYe.Li * IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2
87661139faSYe.Li * DSE can be configured using Group Control Register:
88661139faSYe.Li * IOMUXC_SW_PAD_CTL_GRP_CTLDS
89661139faSYe.Li */
90661139faSYe.LiDATA 4 0x020E04a0 0x00000000
91661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDODT0 */
92661139faSYe.LiDATA 4 0x020E04b4 0x00000038
93661139faSYe.Li/* IOMUXC_SW_PAD_CTL_PAD_DRAM_SDODT1 */
94661139faSYe.LiDATA 4 0x020E04b8 0x00000038
95661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B0DS */
96661139faSYe.LiDATA 4 0x020E0764 0x00000038
97661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B1DS */
98661139faSYe.LiDATA 4 0x020E0770 0x00000038
99661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B2DS */
100661139faSYe.LiDATA 4 0x020E0778 0x00000038
101661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B3DS */
102661139faSYe.LiDATA 4 0x020E077c 0x00000038
103661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B4DS */
104661139faSYe.LiDATA 4 0x020E0780 0x00000038
105661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B5DS */
106661139faSYe.LiDATA 4 0x020E0784 0x00000038
107661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B6DS */
108661139faSYe.LiDATA 4 0x020E078c 0x00000038
109661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_B7DS */
110661139faSYe.LiDATA 4 0x020E0748 0x00000038
111661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_ADDDS */
112661139faSYe.LiDATA 4 0x020E074c 0x00000038
113661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_CTLDS */
114661139faSYe.LiDATA 4 0x020E076c 0x00000038
115661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL */
116661139faSYe.LiDATA 4 0x020E0750 0x00020000
117661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_DDRPKE */
118661139faSYe.LiDATA 4 0x020E0754 0x00000000
119661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_DDRMODE */
120661139faSYe.LiDATA 4 0x020E0760 0x00020000
121661139faSYe.Li/* IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE */
122661139faSYe.LiDATA 4 0x020E0774 0x00080000
123661139faSYe.Li
124661139faSYe.Li/*
125661139faSYe.Li * DDR Controller Registers
126661139faSYe.Li *
127661139faSYe.Li * Manufacturer:	Mocron
128661139faSYe.Li * Device Part Number:	MT42L64M64D2KH-18
129661139faSYe.Li * Clock Freq.: 	528MHz
130661139faSYe.Li * MMDC channels: Both MMDC0, MMDC1
131661139faSYe.Li *Density per CS in Gb: 	256M
132661139faSYe.Li * Chip Selects used:	2
133661139faSYe.Li * Number of Banks:	8
134661139faSYe.Li * Row address:    	14
135661139faSYe.Li * Column address: 	9
136661139faSYe.Li * Data bus width	32
137661139faSYe.Li */
138661139faSYe.Li
139661139faSYe.Li/* MMDC_P0_BASE_ADDR = 0x021b0000 */
140661139faSYe.Li/* MMDC_P1_BASE_ADDR = 0x021b4000 */
141661139faSYe.Li
142661139faSYe.Li/* MMDC0_MDSCR, set the Configuration request bit during MMDC set up */
143661139faSYe.LiDATA 4 0x021b001c 0x00008000
144661139faSYe.Li
145661139faSYe.Li/* MMDC0_MDSCR, set the Configuration request bit during MMDC set up */
146661139faSYe.LiDATA 4 0x021b401c 0x00008000
147661139faSYe.Li
148661139faSYe.Li/*LPDDR2 ZQ params */
149661139faSYe.LiDATA 4 0x021b085c 0x1b5f01ff
150661139faSYe.LiDATA 4 0x021b485c 0x1b5f01ff
151661139faSYe.Li
152661139faSYe.Li/* Calibration setup. */
153661139faSYe.Li/* DDR_PHY_P0_MPZQHWCTRL, enable on time ZQ calibration */
154661139faSYe.LiDATA 4 0x021b0800 0xa1390003
155661139faSYe.Li
156661139faSYe.Li/*ca bus abs delay */
157661139faSYe.LiDATA 4 0x021b0890 0x00400000
158661139faSYe.Li/*ca bus abs delay */
159661139faSYe.LiDATA 4 0x021b4890 0x00400000
160661139faSYe.Li/* values of 20,40,50,60,7f tried. no difference seen */
161661139faSYe.Li
162661139faSYe.Li/* DDR_PHY_P1_MPWRCADL */
163661139faSYe.LiDATA 4 0x021b48bc 0x00055555
164661139faSYe.Li
165661139faSYe.Li/*frc_msr.*/
166661139faSYe.LiDATA 4 0x021b08b8 0x00000800
167661139faSYe.Li/*frc_msr.*/
168661139faSYe.LiDATA 4 0x021b48b8 0x00000800
169661139faSYe.Li
170661139faSYe.Li/* DDR_PHY_P0_MPREDQBY0DL3 */
171661139faSYe.LiDATA 4 0x021b081c 0x33333333
172661139faSYe.Li/* DDR_PHY_P0_MPREDQBY1DL3 */
173661139faSYe.LiDATA 4 0x021b0820 0x33333333
174661139faSYe.Li/* DDR_PHY_P0_MPREDQBY2DL3 */
175661139faSYe.LiDATA 4 0x021b0824 0x33333333
176661139faSYe.Li/* DDR_PHY_P0_MPREDQBY3DL3 */
177661139faSYe.LiDATA 4 0x021b0828 0x33333333
178661139faSYe.Li/* DDR_PHY_P1_MPREDQBY0DL3 */
179661139faSYe.LiDATA 4 0x021b481c 0x33333333
180661139faSYe.Li/* DDR_PHY_P1_MPREDQBY1DL3 */
181661139faSYe.LiDATA 4 0x021b4820 0x33333333
182661139faSYe.Li/* DDR_PHY_P1_MPREDQBY2DL3 */
183661139faSYe.LiDATA 4 0x021b4824 0x33333333
184661139faSYe.Li/* DDR_PHY_P1_MPREDQBY3DL3 */
185661139faSYe.LiDATA 4 0x021b4828 0x33333333
186661139faSYe.Li
187661139faSYe.Li/*
188661139faSYe.Li * Read and write data delay, per byte.
189661139faSYe.Li * For optimized DDR operation it is recommended to run mmdc_calibration
190661139faSYe.Li * on your board, and replace 4 delay register assigns with resulted values
191661139faSYe.Li * Note:
192661139faSYe.Li * a. DQS gating is not relevant for LPDDR2. DSQ gating calibration section
193661139faSYe.Li *    should be skipped, or the write/read calibration comming after that
194661139faSYe.Li *    will stall
195661139faSYe.Li * b. The calibration code that runs for both MMDC0 & MMDC1 should be used.
196661139faSYe.Li */
197661139faSYe.Li
198661139faSYe.LiDATA 4 0x021b0848 0x4b4b524f
199661139faSYe.LiDATA 4 0x021b4848 0x494f4c44
200661139faSYe.Li
201661139faSYe.LiDATA 4 0x021b0850 0x3c3d303c
202661139faSYe.LiDATA 4 0x021b4850 0x3c343d38
203661139faSYe.Li
204661139faSYe.Li/*dqs gating dis */
205661139faSYe.LiDATA 4 0x021b083c 0x20000000
206661139faSYe.LiDATA 4 0x021b0840 0x0
207661139faSYe.LiDATA 4 0x021b483c 0x20000000
208661139faSYe.LiDATA 4 0x021b4840 0x0
209661139faSYe.Li
210661139faSYe.Li/*clk delay */
211661139faSYe.LiDATA 4 0x021b0858 0xa00
212661139faSYe.Li/*clk delay */
213661139faSYe.LiDATA 4 0x021b4858 0xa00
214661139faSYe.Li
215661139faSYe.Li/*frc_msr */
216661139faSYe.LiDATA 4 0x021b08b8 0x00000800
217661139faSYe.Li/*frc_msr */
218661139faSYe.LiDATA 4 0x021b48b8 0x00000800
219661139faSYe.Li/* Calibration setup end */
220661139faSYe.Li
221661139faSYe.Li/* Channel0 - startng address 0x80000000 */
222661139faSYe.Li/* MMDC0_MDCFG0 */
223661139faSYe.LiDATA 4 0x021b000c 0x34386145
224661139faSYe.Li
225661139faSYe.Li/* MMDC0_MDPDC */
226661139faSYe.LiDATA 4 0x021b0004 0x00020036
227661139faSYe.Li/* MMDC0_MDCFG1 */
228661139faSYe.LiDATA 4 0x021b0010 0x00100c83
229661139faSYe.Li/* MMDC0_MDCFG2 */
230661139faSYe.LiDATA 4 0x021b0014 0x000000Dc
231661139faSYe.Li/* MMDC0_MDMISC */
232661139faSYe.LiDATA 4 0x021b0018 0x0000174C
233661139faSYe.Li/* MMDC0_MDRWD;*/
234661139faSYe.LiDATA 4 0x021b002c 0x0f9f26d2
235661139faSYe.Li/* MMDC0_MDOR */
2362249b5a5STom RiniDATA 4 0x021b0030 0x009f0e10
237661139faSYe.Li/* MMDC0_MDCFG3LP */
238661139faSYe.LiDATA 4 0x021b0038 0x00190778
239661139faSYe.Li/* MMDC0_MDOTC */
240661139faSYe.LiDATA 4 0x021b0008 0x00000000
241661139faSYe.Li
242661139faSYe.Li/* CS0_END */
243661139faSYe.LiDATA 4 0x021b0040 0x0000005f
244661139faSYe.Li/* ROC */
245661139faSYe.LiDATA 4 0x021b0404 0x0000000f
246661139faSYe.Li
247661139faSYe.Li/* MMDC0_MDCTL */
248661139faSYe.LiDATA 4 0x021b0000 0xc3010000
249661139faSYe.Li
250661139faSYe.Li/* Channel1 - starting address 0x10000000 */
251661139faSYe.Li/* MMDC1_MDCFG0 */
252661139faSYe.LiDATA 4 0x021b400c 0x34386145
253661139faSYe.Li
254661139faSYe.Li/* MMDC1_MDPDC */
255661139faSYe.LiDATA 4 0x021b4004 0x00020036
256661139faSYe.Li/* MMDC1_MDCFG1 */
257661139faSYe.LiDATA 4 0x021b4010 0x00100c83
258661139faSYe.Li/* MMDC1_MDCFG2 */
259661139faSYe.LiDATA 4 0x021b4014 0x000000Dc
260661139faSYe.Li/* MMDC1_MDMISC */
261661139faSYe.LiDATA 4 0x021b4018 0x0000174C
262661139faSYe.Li/* MMDC1_MDRWD;*/
263661139faSYe.LiDATA 4 0x021b402c 0x0f9f26d2
264661139faSYe.Li/* MMDC1_MDOR */
2652249b5a5STom RiniDATA 4 0x021b4030 0x009f0e10
266661139faSYe.Li/* MMDC1_MDCFG3LP */
267661139faSYe.LiDATA 4 0x021b4038 0x00190778
268661139faSYe.Li/* MMDC1_MDOTC */
269661139faSYe.LiDATA 4 0x021b4008 0x00000000
270661139faSYe.Li
271661139faSYe.Li/* CS0_END */
272661139faSYe.LiDATA 4 0x021b4040 0x0000003f
273661139faSYe.Li
274661139faSYe.Li/* MMDC1_MDCTL */
275661139faSYe.LiDATA 4 0x021b4000 0xc3010000
276661139faSYe.Li
277661139faSYe.Li/* Channel0 : Configure DDR device:*/
278661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=63 MR_OP=0 */
279661139faSYe.LiDATA 4 0x021b001c 0x003f8030
280661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=10 MR_OP=ff */
281661139faSYe.LiDATA 4 0x021b001c 0xff0a8030
282661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=1  MR_OP=a2 */
283661139faSYe.LiDATA 4 0x021b001c 0xa2018030
284661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=2  MR_OP=6. tcl=8, tcwl=4 */
285661139faSYe.LiDATA 4 0x021b001c 0x06028030
286661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=3  MR_OP=2.drive=240/6 */
287661139faSYe.LiDATA 4 0x021b001c 0x01038030
288661139faSYe.Li
289661139faSYe.Li/* Channel1 : Configure DDR device:*/
290661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=63 MR_OP=0 */
291661139faSYe.LiDATA 4 0x021b401c 0x003f8030
292661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=10 MR_OP=ff */
293661139faSYe.LiDATA 4 0x021b401c 0xff0a8030
294661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=1  MR_OP=a2 */
295661139faSYe.LiDATA 4 0x021b401c 0xa2018030
296661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=2  MR_OP=6. tcl=8, tcwl=4 */
297661139faSYe.LiDATA 4 0x021b401c 0x06028030
298661139faSYe.Li/* MRW: BA=0 CS=0 MR_ADDR=3  MR_OP=2.drive=240/6 */
299661139faSYe.LiDATA 4 0x021b401c 0x01038030
300661139faSYe.Li
301661139faSYe.Li/* MMDC0_MDREF */
302661139faSYe.LiDATA 4 0x021b0020 0x00005800
303661139faSYe.Li/* MMDC1_MDREF */
304661139faSYe.LiDATA 4 0x021b4020 0x00005800
305661139faSYe.Li
306661139faSYe.Li/* DDR_PHY_P0_MPODTCTRL */
307661139faSYe.LiDATA 4 0x021b0818 0x0
308661139faSYe.Li/* DDR_PHY_P1_MPODTCTRL */
309661139faSYe.LiDATA 4 0x021b4818 0x0
310661139faSYe.Li
311661139faSYe.Li/*
312661139faSYe.Li * calibration values based on calibration compare of 0x00ffff00:
313661139faSYe.Li * Note, these calibration values are based on Freescale's board
314661139faSYe.Li * May need to run calibration on target board to fine tune these
315661139faSYe.Li */
316661139faSYe.Li
317661139faSYe.Li/* DDR_PHY_P0_MPZQHWCTRL, enable automatic ZQ calibration */
318661139faSYe.LiDATA 4 0x021b0800 0xa1310003
319661139faSYe.Li
320661139faSYe.Li/* DDR_PHY_P0_MPMUR0, frc_msr */
321661139faSYe.LiDATA 4 0x021b08b8 0x00000800
322661139faSYe.Li/* DDR_PHY_P1_MPMUR0, frc_msr */
323661139faSYe.LiDATA 4 0x021b48b8 0x00000800
324661139faSYe.Li
325661139faSYe.Li/*
326661139faSYe.Li * MMDC0_MDSCR, clear this register
327661139faSYe.Li * (especially the configuration bit as initialization is complete)
328661139faSYe.Li */
329661139faSYe.LiDATA 4 0x021b001c 0x00000000
330661139faSYe.Li/*
331661139faSYe.Li * MMDC0_MDSCR, clear this register
332661139faSYe.Li * (especially the configuration bit as initialization is complete)
333661139faSYe.Li */
334661139faSYe.LiDATA 4 0x021b401c 0x00000000
335661139faSYe.Li
336661139faSYe.LiDATA 4 0x020c4068 0x00C03F3F
337661139faSYe.LiDATA 4 0x020c406c 0x0030FC03
338661139faSYe.LiDATA 4 0x020c4070 0x0FFFC000
339661139faSYe.LiDATA 4 0x020c4074 0x3FF00000
340661139faSYe.LiDATA 4 0x020c4078 0x00FFF300
341661139faSYe.LiDATA 4 0x020c407c 0x0F0000C3
342661139faSYe.LiDATA 4 0x020c4080 0x000003FF
343661139faSYe.Li
344661139faSYe.LiDATA 4 0x020e0010 0xF00000CF
345661139faSYe.LiDATA 4 0x020e0018 0x007F007F
346661139faSYe.LiDATA 4 0x020e001c 0x007F007F
347661139faSYe.Li
348661139faSYe.Li#else /* CONFIG_MX6DL_LPDDR2 */
349661139faSYe.Li
350b357503fSYe.LiDATA 4 0x020e0798 0x000c0000
351b357503fSYe.LiDATA 4 0x020e0758 0x00000000
352b357503fSYe.LiDATA 4 0x020e0588 0x00000030
353b357503fSYe.LiDATA 4 0x020e0594 0x00000030
354b357503fSYe.LiDATA 4 0x020e056c 0x00000030
355b357503fSYe.LiDATA 4 0x020e0578 0x00000030
356b357503fSYe.LiDATA 4 0x020e074c 0x00000030
357b357503fSYe.LiDATA 4 0x020e057c 0x00000030
358b357503fSYe.LiDATA 4 0x020e0590 0x00003000
359b357503fSYe.LiDATA 4 0x020e0598 0x00003000
360b357503fSYe.LiDATA 4 0x020e058c 0x00000000
361b357503fSYe.LiDATA 4 0x020e059c 0x00003030
362b357503fSYe.LiDATA 4 0x020e05a0 0x00003030
363b357503fSYe.LiDATA 4 0x020e078c 0x00000030
364b357503fSYe.LiDATA 4 0x020e0750 0x00020000
365b357503fSYe.LiDATA 4 0x020e05a8 0x00000030
366b357503fSYe.LiDATA 4 0x020e05b0 0x00000030
367b357503fSYe.LiDATA 4 0x020e0524 0x00000030
368b357503fSYe.LiDATA 4 0x020e051c 0x00000030
369b357503fSYe.LiDATA 4 0x020e0518 0x00000030
370b357503fSYe.LiDATA 4 0x020e050c 0x00000030
371b357503fSYe.LiDATA 4 0x020e05b8 0x00000030
372b357503fSYe.LiDATA 4 0x020e05c0 0x00000030
373b357503fSYe.LiDATA 4 0x020e0774 0x00020000
374b357503fSYe.LiDATA 4 0x020e0784 0x00000030
375b357503fSYe.LiDATA 4 0x020e0788 0x00000030
376b357503fSYe.LiDATA 4 0x020e0794 0x00000030
377b357503fSYe.LiDATA 4 0x020e079c 0x00000030
378b357503fSYe.LiDATA 4 0x020e07a0 0x00000030
379b357503fSYe.LiDATA 4 0x020e07a4 0x00000030
380b357503fSYe.LiDATA 4 0x020e07a8 0x00000030
381b357503fSYe.LiDATA 4 0x020e0748 0x00000030
382b357503fSYe.LiDATA 4 0x020e05ac 0x00000030
383b357503fSYe.LiDATA 4 0x020e05b4 0x00000030
384b357503fSYe.LiDATA 4 0x020e0528 0x00000030
385b357503fSYe.LiDATA 4 0x020e0520 0x00000030
386b357503fSYe.LiDATA 4 0x020e0514 0x00000030
387b357503fSYe.LiDATA 4 0x020e0510 0x00000030
388b357503fSYe.LiDATA 4 0x020e05bc 0x00000030
389b357503fSYe.LiDATA 4 0x020e05c4 0x00000030
390b357503fSYe.Li
391b357503fSYe.LiDATA 4 0x021b0800 0xa1390003
392b357503fSYe.LiDATA 4 0x021b4800 0xa1390003
393b357503fSYe.LiDATA 4 0x021b080c 0x001F001F
394b357503fSYe.LiDATA 4 0x021b0810 0x001F001F
395b357503fSYe.LiDATA 4 0x021b480c 0x00370037
396b357503fSYe.LiDATA 4 0x021b4810 0x00370037
397b357503fSYe.LiDATA 4 0x021b083c 0x422f0220
398b357503fSYe.LiDATA 4 0x021b0840 0x021f0219
399b357503fSYe.LiDATA 4 0x021b483C 0x422f0220
400b357503fSYe.LiDATA 4 0x021b4840 0x022d022f
401b357503fSYe.LiDATA 4 0x021b0848 0x47494b49
402b357503fSYe.LiDATA 4 0x021b4848 0x48484c47
403b357503fSYe.LiDATA 4 0x021b0850 0x39382b2f
404b357503fSYe.LiDATA 4 0x021b4850 0x2f35312c
405b357503fSYe.LiDATA 4 0x021b081c 0x33333333
406b357503fSYe.LiDATA 4 0x021b0820 0x33333333
407b357503fSYe.LiDATA 4 0x021b0824 0x33333333
408b357503fSYe.LiDATA 4 0x021b0828 0x33333333
409b357503fSYe.LiDATA 4 0x021b481c 0x33333333
410b357503fSYe.LiDATA 4 0x021b4820 0x33333333
411b357503fSYe.LiDATA 4 0x021b4824 0x33333333
412b357503fSYe.LiDATA 4 0x021b4828 0x33333333
413b357503fSYe.LiDATA 4 0x021b08b8 0x00000800
414b357503fSYe.LiDATA 4 0x021b48b8 0x00000800
415b357503fSYe.LiDATA 4 0x021b0004 0x0002002d
416b357503fSYe.LiDATA 4 0x021b0008 0x00333030
417b357503fSYe.Li
418b357503fSYe.LiDATA 4 0x021b000c 0x40445323
419b357503fSYe.LiDATA 4 0x021b0010 0xb66e8c63
420b357503fSYe.Li
421b357503fSYe.LiDATA 4 0x021b0014 0x01ff00db
422b357503fSYe.LiDATA 4 0x021b0018 0x00081740
423b357503fSYe.LiDATA 4 0x021b001c 0x00008000
424b357503fSYe.LiDATA 4 0x021b002c 0x000026d2
425b357503fSYe.LiDATA 4 0x021b0030 0x00440e21
426b357503fSYe.Li#ifdef CONFIG_DDR_32BIT
427b357503fSYe.LiDATA 4 0x021b0040 0x00000017
428b357503fSYe.LiDATA 4 0x021b0000 0xc3190000
429b357503fSYe.Li#else
430b357503fSYe.LiDATA 4 0x021b0040 0x00000027
431b357503fSYe.LiDATA 4 0x021b0000 0xc31a0000
432b357503fSYe.Li#endif
433b357503fSYe.LiDATA 4 0x021b001c 0x04008032
434b357503fSYe.LiDATA 4 0x021b001c 0x0400803a
435b357503fSYe.LiDATA 4 0x021b001c 0x00008033
436b357503fSYe.LiDATA 4 0x021b001c 0x0000803b
437b357503fSYe.LiDATA 4 0x021b001c 0x00428031
438b357503fSYe.LiDATA 4 0x021b001c 0x00428039
439b357503fSYe.LiDATA 4 0x021b001c 0x07208030
440b357503fSYe.LiDATA 4 0x021b001c 0x07208038
441b357503fSYe.LiDATA 4 0x021b001c 0x04008040
442b357503fSYe.LiDATA 4 0x021b001c 0x04008048
443b357503fSYe.LiDATA 4 0x021b0020 0x00005800
444b357503fSYe.LiDATA 4 0x021b0818 0x00000007
445b357503fSYe.LiDATA 4 0x021b4818 0x00000007
446b357503fSYe.LiDATA 4 0x021b0004 0x0002556d
447b357503fSYe.LiDATA 4 0x021b4004 0x00011006
448b357503fSYe.LiDATA 4 0x021b001c 0x00000000
449b357503fSYe.Li
450b357503fSYe.LiDATA 4 0x020c4068 0x00C03F3F
451b357503fSYe.LiDATA 4 0x020c406c 0x0030FC03
452b357503fSYe.LiDATA 4 0x020c4070 0x0FFFC000
453b357503fSYe.LiDATA 4 0x020c4074 0x3FF00000
454b357503fSYe.LiDATA 4 0x020c4078 0x00FFF300
455b357503fSYe.LiDATA 4 0x020c407c 0x0F0000C3
456b357503fSYe.LiDATA 4 0x020c4080 0x000003FF
457b357503fSYe.Li
458b357503fSYe.LiDATA 4 0x020e0010 0xF00000CF
459b357503fSYe.LiDATA 4 0x020e0018 0x007F007F
460b357503fSYe.LiDATA 4 0x020e001c 0x007F007F
461661139faSYe.Li#endif /* CONFIG_MX6DL_LPDDR2 */
462