xref: /openbmc/u-boot/board/freescale/mpc8568mds/mpc8568mds.c (revision 38dba0c2ff685e3f8276a236bd70eaa09c84ead5)
1 /*
2  * Copyright 2007,2009-2010 Freescale Semiconductor, Inc.
3  *
4  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
5  *
6  * See file CREDITS for list of people who contributed to this
7  * project.
8  *
9  * This program is free software; you can redistribute it and/or
10  * modify it under the terms of the GNU General Public License as
11  * published by the Free Software Foundation; either version 2 of
12  * the License, or (at your option) any later version.
13  *
14  * This program is distributed in the hope that it will be useful,
15  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
17  * GNU General Public License for more details.
18  *
19  * You should have received a copy of the GNU General Public License
20  * along with this program; if not, write to the Free Software
21  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22  * MA 02111-1307 USA
23  */
24 
25 #include <common.h>
26 #include <pci.h>
27 #include <asm/processor.h>
28 #include <asm/mmu.h>
29 #include <asm/immap_85xx.h>
30 #include <asm/fsl_pci.h>
31 #include <asm/fsl_ddr_sdram.h>
32 #include <asm/fsl_serdes.h>
33 #include <spd_sdram.h>
34 #include <i2c.h>
35 #include <ioports.h>
36 #include <libfdt.h>
37 #include <fdt_support.h>
38 
39 #include "bcsr.h"
40 
41 const qe_iop_conf_t qe_iop_conf_tab[] = {
42 	/* GETH1 */
43 	{4, 10, 1, 0, 2}, /* TxD0 */
44 	{4,  9, 1, 0, 2}, /* TxD1 */
45 	{4,  8, 1, 0, 2}, /* TxD2 */
46 	{4,  7, 1, 0, 2}, /* TxD3 */
47 	{4, 23, 1, 0, 2}, /* TxD4 */
48 	{4, 22, 1, 0, 2}, /* TxD5 */
49 	{4, 21, 1, 0, 2}, /* TxD6 */
50 	{4, 20, 1, 0, 2}, /* TxD7 */
51 	{4, 15, 2, 0, 2}, /* RxD0 */
52 	{4, 14, 2, 0, 2}, /* RxD1 */
53 	{4, 13, 2, 0, 2}, /* RxD2 */
54 	{4, 12, 2, 0, 2}, /* RxD3 */
55 	{4, 29, 2, 0, 2}, /* RxD4 */
56 	{4, 28, 2, 0, 2}, /* RxD5 */
57 	{4, 27, 2, 0, 2}, /* RxD6 */
58 	{4, 26, 2, 0, 2}, /* RxD7 */
59 	{4, 11, 1, 0, 2}, /* TX_EN */
60 	{4, 24, 1, 0, 2}, /* TX_ER */
61 	{4, 16, 2, 0, 2}, /* RX_DV */
62 	{4, 30, 2, 0, 2}, /* RX_ER */
63 	{4, 17, 2, 0, 2}, /* RX_CLK */
64 	{4, 19, 1, 0, 2}, /* GTX_CLK */
65 	{1, 31, 2, 0, 3}, /* GTX125 */
66 
67 	/* GETH2 */
68 	{5, 10, 1, 0, 2}, /* TxD0 */
69 	{5,  9, 1, 0, 2}, /* TxD1 */
70 	{5,  8, 1, 0, 2}, /* TxD2 */
71 	{5,  7, 1, 0, 2}, /* TxD3 */
72 	{5, 23, 1, 0, 2}, /* TxD4 */
73 	{5, 22, 1, 0, 2}, /* TxD5 */
74 	{5, 21, 1, 0, 2}, /* TxD6 */
75 	{5, 20, 1, 0, 2}, /* TxD7 */
76 	{5, 15, 2, 0, 2}, /* RxD0 */
77 	{5, 14, 2, 0, 2}, /* RxD1 */
78 	{5, 13, 2, 0, 2}, /* RxD2 */
79 	{5, 12, 2, 0, 2}, /* RxD3 */
80 	{5, 29, 2, 0, 2}, /* RxD4 */
81 	{5, 28, 2, 0, 2}, /* RxD5 */
82 	{5, 27, 2, 0, 3}, /* RxD6 */
83 	{5, 26, 2, 0, 2}, /* RxD7 */
84 	{5, 11, 1, 0, 2}, /* TX_EN */
85 	{5, 24, 1, 0, 2}, /* TX_ER */
86 	{5, 16, 2, 0, 2}, /* RX_DV */
87 	{5, 30, 2, 0, 2}, /* RX_ER */
88 	{5, 17, 2, 0, 2}, /* RX_CLK */
89 	{5, 19, 1, 0, 2}, /* GTX_CLK */
90 	{1, 31, 2, 0, 3}, /* GTX125 */
91 	{4,  6, 3, 0, 2}, /* MDIO */
92 	{4,  5, 1, 0, 2}, /* MDC */
93 
94 	/* UART1 */
95 	{2, 0, 1, 0, 2}, /* UART_SOUT1 */
96 	{2, 1, 1, 0, 2}, /* UART_RTS1 */
97 	{2, 2, 2, 0, 2}, /* UART_CTS1 */
98 	{2, 3, 2, 0, 2}, /* UART_SIN1 */
99 
100 	{0,  0, 0, 0, QE_IOP_TAB_END}, /* END of table */
101 };
102 
103 void local_bus_init(void);
104 
105 int board_early_init_f (void)
106 {
107 	/*
108 	 * Initialize local bus.
109 	 */
110 	local_bus_init ();
111 
112 	enable_8568mds_duart();
113 	enable_8568mds_flash_write();
114 #if defined(CONFIG_UEC_ETH1) || defined(CONFIG_UEC_ETH2)
115 	reset_8568mds_uccs();
116 #endif
117 #if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS)
118 	enable_8568mds_qe_mdio();
119 #endif
120 
121 #ifdef CONFIG_SYS_I2C2_OFFSET
122 	/* Enable I2C2_SCL and I2C2_SDA */
123 	volatile struct par_io *port_c;
124 	port_c = (struct par_io*)(CONFIG_SYS_IMMR + 0xe0140);
125 	port_c->cpdir2 |= 0x0f000000;
126 	port_c->cppar2 &= ~0x0f000000;
127 	port_c->cppar2 |= 0x0a000000;
128 #endif
129 
130 	return 0;
131 }
132 
133 int checkboard (void)
134 {
135 	printf ("Board: 8568 MDS\n");
136 
137 	return 0;
138 }
139 
140 /*
141  * Initialize Local Bus
142  */
143 void
144 local_bus_init(void)
145 {
146 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
147 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
148 
149 	uint clkdiv;
150 	uint lbc_hz;
151 	sys_info_t sysinfo;
152 
153 	get_sys_info(&sysinfo);
154 	clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
155 	lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
156 
157 	gur->lbiuiplldcr1 = 0x00078080;
158 	if (clkdiv == 16) {
159 		gur->lbiuiplldcr0 = 0x7c0f1bf0;
160 	} else if (clkdiv == 8) {
161 		gur->lbiuiplldcr0 = 0x6c0f1bf0;
162 	} else if (clkdiv == 4) {
163 		gur->lbiuiplldcr0 = 0x5c0f1bf0;
164 	}
165 
166 	lbc->lcrr |= 0x00030000;
167 
168 	asm("sync;isync;msync");
169 }
170 
171 /*
172  * Initialize SDRAM memory on the Local Bus.
173  */
174 void
175 sdram_init(void)
176 {
177 #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
178 
179 	uint idx;
180 	volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
181 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
182 	uint lsdmr_common;
183 
184 	puts("    SDRAM: ");
185 
186 	print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
187 
188 	/*
189 	 * Setup SDRAM Base and Option Registers
190 	 */
191 	set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
192 	set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
193 	asm("msync");
194 
195 	lbc->lbcr = CONFIG_SYS_LBC_LBCR;
196 	asm("msync");
197 
198 	lbc->lsrt = CONFIG_SYS_LBC_LSRT;
199 	lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
200 	asm("msync");
201 
202 	/*
203 	 * MPC8568 uses "new" 15-16 style addressing.
204 	 */
205 	lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
206 	lsdmr_common |= LSDMR_BSMA1516;
207 
208 	/*
209 	 * Issue PRECHARGE ALL command.
210 	 */
211 	lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
212 	asm("sync;msync");
213 	*sdram_addr = 0xff;
214 	ppcDcbf((unsigned long) sdram_addr);
215 	udelay(100);
216 
217 	/*
218 	 * Issue 8 AUTO REFRESH commands.
219 	 */
220 	for (idx = 0; idx < 8; idx++) {
221 		lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
222 		asm("sync;msync");
223 		*sdram_addr = 0xff;
224 		ppcDcbf((unsigned long) sdram_addr);
225 		udelay(100);
226 	}
227 
228 	/*
229 	 * Issue 8 MODE-set command.
230 	 */
231 	lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
232 	asm("sync;msync");
233 	*sdram_addr = 0xff;
234 	ppcDcbf((unsigned long) sdram_addr);
235 	udelay(100);
236 
237 	/*
238 	 * Issue NORMAL OP command.
239 	 */
240 	lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
241 	asm("sync;msync");
242 	*sdram_addr = 0xff;
243 	ppcDcbf((unsigned long) sdram_addr);
244 	udelay(200);    /* Overkill. Must wait > 200 bus cycles */
245 
246 #endif	/* enable SDRAM init */
247 }
248 
249 #if defined(CONFIG_PCI)
250 #ifndef CONFIG_PCI_PNP
251 static struct pci_config_table pci_mpc8568mds_config_table[] = {
252 	{
253 	 PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
254 	 pci_cfgfunc_config_device,
255 	 {PCI_ENET0_IOADDR,
256 	  PCI_ENET0_MEMADDR,
257 	  PCI_COMMON_MEMORY | PCI_COMMAND_MASTER}
258 	 },
259 	{}
260 };
261 #endif
262 
263 static struct pci_controller pci1_hose = {
264 #ifndef CONFIG_PCI_PNP
265 	config_table: pci_mpc8568mds_config_table,
266 #endif
267 };
268 #endif	/* CONFIG_PCI */
269 
270 #ifdef CONFIG_PCIE1
271 static struct pci_controller pcie1_hose;
272 #endif  /* CONFIG_PCIE1 */
273 
274 /*
275  * pib_init() -- Initialize the PCA9555 IO expander on the PIB board
276  */
277 void
278 pib_init(void)
279 {
280 	u8 val8, orig_i2c_bus;
281 	/*
282 	 * Assign PIB PMC2/3 to PCI bus
283 	 */
284 
285 	/*switch temporarily to I2C bus #2 */
286 	orig_i2c_bus = i2c_get_bus_num();
287 	i2c_set_bus_num(1);
288 
289 	val8 = 0x00;
290 	i2c_write(0x23, 0x6, 1, &val8, 1);
291 	i2c_write(0x23, 0x7, 1, &val8, 1);
292 	val8 = 0xff;
293 	i2c_write(0x23, 0x2, 1, &val8, 1);
294 	i2c_write(0x23, 0x3, 1, &val8, 1);
295 
296 	val8 = 0x00;
297 	i2c_write(0x26, 0x6, 1, &val8, 1);
298 	val8 = 0x34;
299 	i2c_write(0x26, 0x7, 1, &val8, 1);
300 	val8 = 0xf9;
301 	i2c_write(0x26, 0x2, 1, &val8, 1);
302 	val8 = 0xff;
303 	i2c_write(0x26, 0x3, 1, &val8, 1);
304 
305 	val8 = 0x00;
306 	i2c_write(0x27, 0x6, 1, &val8, 1);
307 	i2c_write(0x27, 0x7, 1, &val8, 1);
308 	val8 = 0xff;
309 	i2c_write(0x27, 0x2, 1, &val8, 1);
310 	val8 = 0xef;
311 	i2c_write(0x27, 0x3, 1, &val8, 1);
312 
313 	asm("eieio");
314 }
315 
316 #ifdef CONFIG_PCI
317 void pci_init_board(void)
318 {
319 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
320 	struct fsl_pci_info pci_info[2];
321 	u32 devdisr, pordevsr, io_sel;
322 	u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
323 	int first_free_busno = 0;
324 	int num = 0;
325 
326 	int pcie_ep, pcie_configured;
327 
328 	devdisr = in_be32(&gur->devdisr);
329 	pordevsr = in_be32(&gur->pordevsr);
330 	porpllsr = in_be32(&gur->porpllsr);
331 	io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
332 
333 	debug ("   pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
334 
335 #ifdef CONFIG_PCI1
336 	pci_speed = 66666000;
337 	pci_32 = 1;
338 	pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
339 	pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
340 
341 	if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
342 		SET_STD_PCI_INFO(pci_info[num], 1);
343 		pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
344 		printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
345 			(pci_32) ? 32 : 64,
346 			(pci_speed == 33333000) ? "33" :
347 			(pci_speed == 66666000) ? "66" : "unknown",
348 			pci_clk_sel ? "sync" : "async",
349 			pci_agent ? "agent" : "host",
350 			pci_arb ? "arbiter" : "external-arbiter",
351 			pci_info[num].regs);
352 
353 		first_free_busno = fsl_pci_init_port(&pci_info[num++],
354 					&pci1_hose, first_free_busno);
355 	} else {
356 		printf("PCI: disabled\n");
357 	}
358 
359 	puts("\n");
360 #else
361 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
362 #endif
363 
364 #ifdef CONFIG_PCIE1
365 	pcie_configured = is_serdes_configured(PCIE1);
366 
367 	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
368 		SET_STD_PCIE_INFO(pci_info[num], 1);
369 		pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
370 		printf("PCIE1: connected to Slot as %s (base addr %lx)\n",
371 				pcie_ep ? "Endpoint" : "Root Complex",
372 				pci_info[num].regs);
373 
374 		first_free_busno = fsl_pci_init_port(&pci_info[num++],
375 					&pcie1_hose, first_free_busno);
376 	} else {
377 		printf("PCIE1: disabled\n");
378 	}
379 
380 	puts("\n");
381 #else
382 	setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
383 #endif
384 }
385 #endif /* CONFIG_PCI */
386 
387 #if defined(CONFIG_OF_BOARD_SETUP)
388 void ft_board_setup(void *blob, bd_t *bd)
389 {
390 	ft_cpu_setup(blob, bd);
391 
392 	FT_FSL_PCI_SETUP;
393 }
394 #endif
395