119580e66SDave Liu /* 219580e66SDave Liu * Copyright (C) 2007 Freescale Semiconductor, Inc. 319580e66SDave Liu * Dave Liu <daveliu@freescale.com> 419580e66SDave Liu * 519580e66SDave Liu * CREDITS: Kim Phillips contribute to LIBFDT code 619580e66SDave Liu * 719580e66SDave Liu * This program is free software; you can redistribute it and/or 819580e66SDave Liu * modify it under the terms of the GNU General Public License as 919580e66SDave Liu * published by the Free Software Foundation; either version 2 of 1019580e66SDave Liu * the License, or (at your option) any later version. 1119580e66SDave Liu */ 1219580e66SDave Liu 1319580e66SDave Liu #include <common.h> 1419580e66SDave Liu #include <i2c.h> 156f8c85e8SDave Liu #include <asm/io.h> 166f8c85e8SDave Liu #include <asm/fsl_serdes.h> 1719580e66SDave Liu #include <spd_sdram.h> 181da83a63SAnton Vorontsov #include <tsec.h> 1919580e66SDave Liu #include <libfdt.h> 203bf1be3cSAnton Vorontsov #include <fdt_support.h> 21*8b34557cSAnton Vorontsov #include "pci.h" 2219580e66SDave Liu #include "../common/pq-mds-pib.h" 2319580e66SDave Liu 2419580e66SDave Liu int board_early_init_f(void) 2519580e66SDave Liu { 266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD u8 *bcsr = (u8 *)CONFIG_SYS_BCSR; 2719580e66SDave Liu 2819580e66SDave Liu /* Enable flash write */ 2919580e66SDave Liu bcsr[0x9] &= ~0x04; 3019580e66SDave Liu /* Clear all of the interrupt of BCSR */ 3119580e66SDave Liu bcsr[0xe] = 0xff; 3219580e66SDave Liu 336f8c85e8SDave Liu #ifdef CONFIG_FSL_SERDES 346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD immap_t *immr = (immap_t *)CONFIG_SYS_IMMR; 356f8c85e8SDave Liu u32 spridr = in_be32(&immr->sysconf.spridr); 366f8c85e8SDave Liu 376f8c85e8SDave Liu /* we check only part num, and don't look for CPU revisions */ 385fb5a689SDave Liu switch (PARTID_NO_E(spridr)) { 39e5c4ade4SKim Phillips case SPR_8377: 406f8c85e8SDave Liu fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA, 416f8c85e8SDave Liu FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 426f8c85e8SDave Liu break; 43e5c4ade4SKim Phillips case SPR_8378: 441da83a63SAnton Vorontsov fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SGMII, 451da83a63SAnton Vorontsov FSL_SERDES_CLK_125, FSL_SERDES_VDD_1V); 46e5c4ade4SKim Phillips break; 47e5c4ade4SKim Phillips case SPR_8379: 48e5c4ade4SKim Phillips fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA, 49e5c4ade4SKim Phillips FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 50e5c4ade4SKim Phillips fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA, 51e5c4ade4SKim Phillips FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 52e5c4ade4SKim Phillips break; 536f8c85e8SDave Liu default: 546f8c85e8SDave Liu printf("serdes not configured: unknown CPU part number: " 556f8c85e8SDave Liu "%04x\n", spridr >> 16); 566f8c85e8SDave Liu break; 576f8c85e8SDave Liu } 586f8c85e8SDave Liu #endif /* CONFIG_FSL_SERDES */ 5919580e66SDave Liu return 0; 6019580e66SDave Liu } 6119580e66SDave Liu 621da83a63SAnton Vorontsov #if defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2) 631da83a63SAnton Vorontsov int board_eth_init(bd_t *bd) 641da83a63SAnton Vorontsov { 651da83a63SAnton Vorontsov struct tsec_info_struct tsec_info[2]; 661da83a63SAnton Vorontsov struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR; 671da83a63SAnton Vorontsov u32 rcwh = in_be32(&im->reset.rcwh); 681da83a63SAnton Vorontsov u32 tsec_mode; 691da83a63SAnton Vorontsov int num = 0; 701da83a63SAnton Vorontsov 711da83a63SAnton Vorontsov /* New line after Net: */ 721da83a63SAnton Vorontsov printf("\n"); 731da83a63SAnton Vorontsov 741da83a63SAnton Vorontsov #ifdef CONFIG_TSEC1 751da83a63SAnton Vorontsov SET_STD_TSEC_INFO(tsec_info[num], 1); 761da83a63SAnton Vorontsov 771da83a63SAnton Vorontsov printf(CONFIG_TSEC1_NAME ": "); 781da83a63SAnton Vorontsov 791da83a63SAnton Vorontsov tsec_mode = rcwh & HRCWH_TSEC1M_MASK; 801da83a63SAnton Vorontsov if (tsec_mode == HRCWH_TSEC1M_IN_RGMII) { 811da83a63SAnton Vorontsov printf("RGMII\n"); 821da83a63SAnton Vorontsov /* this is default, no need to fixup */ 831da83a63SAnton Vorontsov } else if (tsec_mode == HRCWH_TSEC1M_IN_SGMII) { 841da83a63SAnton Vorontsov printf("SGMII\n"); 851da83a63SAnton Vorontsov tsec_info[num].phyaddr = TSEC1_PHY_ADDR_SGMII; 861da83a63SAnton Vorontsov tsec_info[num].flags = TSEC_GIGABIT; 871da83a63SAnton Vorontsov } else { 881da83a63SAnton Vorontsov printf("unsupported PHY type\n"); 891da83a63SAnton Vorontsov } 901da83a63SAnton Vorontsov num++; 911da83a63SAnton Vorontsov #endif 921da83a63SAnton Vorontsov #ifdef CONFIG_TSEC2 931da83a63SAnton Vorontsov SET_STD_TSEC_INFO(tsec_info[num], 2); 941da83a63SAnton Vorontsov 951da83a63SAnton Vorontsov printf(CONFIG_TSEC2_NAME ": "); 961da83a63SAnton Vorontsov 971da83a63SAnton Vorontsov tsec_mode = rcwh & HRCWH_TSEC2M_MASK; 981da83a63SAnton Vorontsov if (tsec_mode == HRCWH_TSEC2M_IN_RGMII) { 991da83a63SAnton Vorontsov printf("RGMII\n"); 1001da83a63SAnton Vorontsov /* this is default, no need to fixup */ 1011da83a63SAnton Vorontsov } else if (tsec_mode == HRCWH_TSEC2M_IN_SGMII) { 1021da83a63SAnton Vorontsov printf("SGMII\n"); 1031da83a63SAnton Vorontsov tsec_info[num].phyaddr = TSEC2_PHY_ADDR_SGMII; 1041da83a63SAnton Vorontsov tsec_info[num].flags = TSEC_GIGABIT; 1051da83a63SAnton Vorontsov } else { 1061da83a63SAnton Vorontsov printf("unsupported PHY type\n"); 1071da83a63SAnton Vorontsov } 1081da83a63SAnton Vorontsov num++; 1091da83a63SAnton Vorontsov #endif 1101da83a63SAnton Vorontsov return tsec_eth_init(bd, tsec_info, num); 1111da83a63SAnton Vorontsov } 1121da83a63SAnton Vorontsov 1131da83a63SAnton Vorontsov static void __ft_tsec_fixup(void *blob, bd_t *bd, const char *alias, 1141da83a63SAnton Vorontsov int phy_addr) 1151da83a63SAnton Vorontsov { 1161da83a63SAnton Vorontsov const char *phy_type = "sgmii"; 1171da83a63SAnton Vorontsov const u32 *ph; 1181da83a63SAnton Vorontsov int off; 1191da83a63SAnton Vorontsov int err; 1201da83a63SAnton Vorontsov 1211da83a63SAnton Vorontsov off = fdt_path_offset(blob, alias); 1221da83a63SAnton Vorontsov if (off < 0) { 1231da83a63SAnton Vorontsov printf("WARNING: could not find %s alias: %s.\n", alias, 1241da83a63SAnton Vorontsov fdt_strerror(off)); 1251da83a63SAnton Vorontsov return; 1261da83a63SAnton Vorontsov } 1271da83a63SAnton Vorontsov 1281da83a63SAnton Vorontsov err = fdt_setprop(blob, off, "phy-connection-type", phy_type, 1291da83a63SAnton Vorontsov strlen(phy_type) + 1); 1301da83a63SAnton Vorontsov if (err) { 1311da83a63SAnton Vorontsov printf("WARNING: could not set phy-connection-type for %s: " 1321da83a63SAnton Vorontsov "%s.\n", alias, fdt_strerror(err)); 1331da83a63SAnton Vorontsov return; 1341da83a63SAnton Vorontsov } 1351da83a63SAnton Vorontsov 1361da83a63SAnton Vorontsov ph = (u32 *)fdt_getprop(blob, off, "phy-handle", 0); 1371da83a63SAnton Vorontsov if (!ph) { 1381da83a63SAnton Vorontsov printf("WARNING: could not get phy-handle for %s.\n", 1391da83a63SAnton Vorontsov alias); 1401da83a63SAnton Vorontsov return; 1411da83a63SAnton Vorontsov } 1421da83a63SAnton Vorontsov 1431da83a63SAnton Vorontsov off = fdt_node_offset_by_phandle(blob, *ph); 1441da83a63SAnton Vorontsov if (off < 0) { 1451da83a63SAnton Vorontsov printf("WARNING: could not get phy node for %s: %s\n", alias, 1461da83a63SAnton Vorontsov fdt_strerror(off)); 1471da83a63SAnton Vorontsov return; 1481da83a63SAnton Vorontsov } 1491da83a63SAnton Vorontsov 1501da83a63SAnton Vorontsov phy_addr = cpu_to_fdt32(phy_addr); 1511da83a63SAnton Vorontsov err = fdt_setprop(blob, off, "reg", &phy_addr, sizeof(phy_addr)); 1521da83a63SAnton Vorontsov if (err < 0) { 1531da83a63SAnton Vorontsov printf("WARNING: could not set phy node's reg for %s: " 1541da83a63SAnton Vorontsov "%s.\n", alias, fdt_strerror(err)); 1551da83a63SAnton Vorontsov return; 1561da83a63SAnton Vorontsov } 1571da83a63SAnton Vorontsov } 1581da83a63SAnton Vorontsov 1591da83a63SAnton Vorontsov static void ft_tsec_fixup(void *blob, bd_t *bd) 1601da83a63SAnton Vorontsov { 1611da83a63SAnton Vorontsov struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR; 1621da83a63SAnton Vorontsov u32 rcwh = in_be32(&im->reset.rcwh); 1631da83a63SAnton Vorontsov u32 tsec_mode; 1641da83a63SAnton Vorontsov 1651da83a63SAnton Vorontsov #ifdef CONFIG_TSEC1 1661da83a63SAnton Vorontsov tsec_mode = rcwh & HRCWH_TSEC1M_MASK; 1671da83a63SAnton Vorontsov if (tsec_mode == HRCWH_TSEC1M_IN_SGMII) 1681da83a63SAnton Vorontsov __ft_tsec_fixup(blob, bd, "ethernet0", TSEC1_PHY_ADDR_SGMII); 1691da83a63SAnton Vorontsov #endif 1701da83a63SAnton Vorontsov 1711da83a63SAnton Vorontsov #ifdef CONFIG_TSEC2 1721da83a63SAnton Vorontsov tsec_mode = rcwh & HRCWH_TSEC2M_MASK; 1731da83a63SAnton Vorontsov if (tsec_mode == HRCWH_TSEC2M_IN_SGMII) 1741da83a63SAnton Vorontsov __ft_tsec_fixup(blob, bd, "ethernet1", TSEC2_PHY_ADDR_SGMII); 1751da83a63SAnton Vorontsov #endif 1761da83a63SAnton Vorontsov } 1771da83a63SAnton Vorontsov #else 1781da83a63SAnton Vorontsov static inline void ft_tsec_fixup(void *blob, bd_t *bd) {} 1791da83a63SAnton Vorontsov #endif /* defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2) */ 1801da83a63SAnton Vorontsov 18119580e66SDave Liu int board_early_init_r(void) 18219580e66SDave Liu { 18319580e66SDave Liu #ifdef CONFIG_PQ_MDS_PIB 18419580e66SDave Liu pib_init(); 18519580e66SDave Liu #endif 18619580e66SDave Liu return 0; 18719580e66SDave Liu } 18819580e66SDave Liu 18919580e66SDave Liu #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC) 19019580e66SDave Liu extern void ddr_enable_ecc(unsigned int dram_size); 19119580e66SDave Liu #endif 19219580e66SDave Liu int fixed_sdram(void); 19319580e66SDave Liu 1949973e3c6SBecky Bruce phys_size_t initdram(int board_type) 19519580e66SDave Liu { 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR; 19719580e66SDave Liu u32 msize = 0; 19819580e66SDave Liu 19919580e66SDave Liu if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im) 20019580e66SDave Liu return -1; 20119580e66SDave Liu 20219580e66SDave Liu #if defined(CONFIG_SPD_EEPROM) 20319580e66SDave Liu msize = spd_sdram(); 20419580e66SDave Liu #else 20519580e66SDave Liu msize = fixed_sdram(); 20619580e66SDave Liu #endif 20719580e66SDave Liu 20819580e66SDave Liu #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC) 20919580e66SDave Liu /* Initialize DDR ECC byte */ 21019580e66SDave Liu ddr_enable_ecc(msize * 1024 * 1024); 21119580e66SDave Liu #endif 21219580e66SDave Liu 21319580e66SDave Liu /* return total bus DDR size(bytes) */ 21419580e66SDave Liu return (msize * 1024 * 1024); 21519580e66SDave Liu } 21619580e66SDave Liu 21719580e66SDave Liu #if !defined(CONFIG_SPD_EEPROM) 21819580e66SDave Liu /************************************************************************* 21919580e66SDave Liu * fixed sdram init -- doesn't use serial presence detect. 22019580e66SDave Liu ************************************************************************/ 22119580e66SDave Liu int fixed_sdram(void) 22219580e66SDave Liu { 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR; 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024; 22519580e66SDave Liu u32 msize_log2 = __ilog2(msize); 22619580e66SDave Liu 2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000; 22819580e66SDave Liu im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1); 22919580e66SDave Liu 2306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_DDR_SIZE != 512) 23119580e66SDave Liu #warning Currenly any ddr size other than 512 is not supported 23219580e66SDave Liu #endif 2336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE; 23419580e66SDave Liu udelay(50000); 23519580e66SDave Liu 2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL; 23719580e66SDave Liu udelay(1000); 23819580e66SDave Liu 2396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS; 2406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG; 24119580e66SDave Liu udelay(1000); 24219580e66SDave Liu 2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; 2446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; 2456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; 2466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; 2476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG; 2486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2; 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE; 2506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2; 2516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL; 25219580e66SDave Liu __asm__ __volatile__("sync"); 25319580e66SDave Liu udelay(1000); 25419580e66SDave Liu 25519580e66SDave Liu im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN; 25619580e66SDave Liu udelay(2000); 2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD return CONFIG_SYS_DDR_SIZE; 25819580e66SDave Liu } 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /*!CONFIG_SYS_SPD_EEPROM */ 26019580e66SDave Liu 26119580e66SDave Liu int checkboard(void) 26219580e66SDave Liu { 26319580e66SDave Liu puts("Board: Freescale MPC837xEMDS\n"); 26419580e66SDave Liu return 0; 26519580e66SDave Liu } 26619580e66SDave Liu 26700f7bbaeSAnton Vorontsov #ifdef CONFIG_PCI 26800f7bbaeSAnton Vorontsov int board_pci_host_broken(void) 26900f7bbaeSAnton Vorontsov { 27000f7bbaeSAnton Vorontsov struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR; 27100f7bbaeSAnton Vorontsov const u32 rcw_mask = HRCWH_PCI1_ARBITER_ENABLE | HRCWH_PCI_HOST; 27200f7bbaeSAnton Vorontsov const char *pci_ea = getenv("pci_external_arbiter"); 27300f7bbaeSAnton Vorontsov 27400f7bbaeSAnton Vorontsov /* It's always OK in case of external arbiter. */ 27500f7bbaeSAnton Vorontsov if (pci_ea && !strcmp(pci_ea, "yes")) 27600f7bbaeSAnton Vorontsov return 0; 27700f7bbaeSAnton Vorontsov 27800f7bbaeSAnton Vorontsov if ((in_be32(&im->reset.rcwh) & rcw_mask) != rcw_mask) 27900f7bbaeSAnton Vorontsov return 1; 28000f7bbaeSAnton Vorontsov 28100f7bbaeSAnton Vorontsov return 0; 28200f7bbaeSAnton Vorontsov } 28300f7bbaeSAnton Vorontsov 28400f7bbaeSAnton Vorontsov static void ft_pci_fixup(void *blob, bd_t *bd) 28500f7bbaeSAnton Vorontsov { 28600f7bbaeSAnton Vorontsov const char *status = "broken (no arbiter)"; 28700f7bbaeSAnton Vorontsov int off; 28800f7bbaeSAnton Vorontsov int err; 28900f7bbaeSAnton Vorontsov 29000f7bbaeSAnton Vorontsov off = fdt_path_offset(blob, "pci0"); 29100f7bbaeSAnton Vorontsov if (off < 0) { 29200f7bbaeSAnton Vorontsov printf("WARNING: could not find pci0 alias: %s.\n", 29300f7bbaeSAnton Vorontsov fdt_strerror(off)); 29400f7bbaeSAnton Vorontsov return; 29500f7bbaeSAnton Vorontsov } 29600f7bbaeSAnton Vorontsov 29700f7bbaeSAnton Vorontsov err = fdt_setprop(blob, off, "status", status, strlen(status) + 1); 29800f7bbaeSAnton Vorontsov if (err) { 29900f7bbaeSAnton Vorontsov printf("WARNING: could not set status for pci0: %s.\n", 30000f7bbaeSAnton Vorontsov fdt_strerror(err)); 30100f7bbaeSAnton Vorontsov return; 30200f7bbaeSAnton Vorontsov } 30300f7bbaeSAnton Vorontsov } 30400f7bbaeSAnton Vorontsov #endif 30500f7bbaeSAnton Vorontsov 30619580e66SDave Liu #if defined(CONFIG_OF_BOARD_SETUP) 30719580e66SDave Liu void ft_board_setup(void *blob, bd_t *bd) 30819580e66SDave Liu { 30919580e66SDave Liu ft_cpu_setup(blob, bd); 3101da83a63SAnton Vorontsov ft_tsec_fixup(blob, bd); 3113bf1be3cSAnton Vorontsov fdt_fixup_dr_usb(blob, bd); 31219580e66SDave Liu #ifdef CONFIG_PCI 31319580e66SDave Liu ft_pci_setup(blob, bd); 31400f7bbaeSAnton Vorontsov if (board_pci_host_broken()) 31500f7bbaeSAnton Vorontsov ft_pci_fixup(blob, bd); 316*8b34557cSAnton Vorontsov ft_pcie_fixup(blob, bd); 31719580e66SDave Liu #endif 31819580e66SDave Liu } 31919580e66SDave Liu #endif /* CONFIG_OF_BOARD_SETUP */ 320