119580e66SDave Liu /* 2a1964ea5SKumar Gala * Copyright (C) 2007,2010 Freescale Semiconductor, Inc. 319580e66SDave Liu * Dave Liu <daveliu@freescale.com> 419580e66SDave Liu * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 619580e66SDave Liu */ 719580e66SDave Liu 819580e66SDave Liu #include <common.h> 9c78c6783SAnton Vorontsov #include <hwconfig.h> 1019580e66SDave Liu #include <i2c.h> 116f8c85e8SDave Liu #include <asm/io.h> 127e1afb62SKumar Gala #include <asm/fsl_mpc83xx_serdes.h> 1319580e66SDave Liu #include <spd_sdram.h> 141da83a63SAnton Vorontsov #include <tsec.h> 1519580e66SDave Liu #include <libfdt.h> 163bf1be3cSAnton Vorontsov #include <fdt_support.h> 17c78c6783SAnton Vorontsov #include <fsl_esdhc.h> 18063c1263SAndy Fleming #include <fsl_mdio.h> 19865ff856SAndy Fleming #include <phy.h> 208b34557cSAnton Vorontsov #include "pci.h" 2119580e66SDave Liu #include "../common/pq-mds-pib.h" 2219580e66SDave Liu 23*088454cdSSimon Glass DECLARE_GLOBAL_DATA_PTR; 24*088454cdSSimon Glass 2519580e66SDave Liu int board_early_init_f(void) 2619580e66SDave Liu { 276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD u8 *bcsr = (u8 *)CONFIG_SYS_BCSR; 2819580e66SDave Liu 2919580e66SDave Liu /* Enable flash write */ 3019580e66SDave Liu bcsr[0x9] &= ~0x04; 3119580e66SDave Liu /* Clear all of the interrupt of BCSR */ 3219580e66SDave Liu bcsr[0xe] = 0xff; 3319580e66SDave Liu 346f8c85e8SDave Liu #ifdef CONFIG_FSL_SERDES 356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD immap_t *immr = (immap_t *)CONFIG_SYS_IMMR; 366f8c85e8SDave Liu u32 spridr = in_be32(&immr->sysconf.spridr); 376f8c85e8SDave Liu 386f8c85e8SDave Liu /* we check only part num, and don't look for CPU revisions */ 395fb5a689SDave Liu switch (PARTID_NO_E(spridr)) { 40e5c4ade4SKim Phillips case SPR_8377: 416f8c85e8SDave Liu fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA, 426f8c85e8SDave Liu FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 436f8c85e8SDave Liu break; 44e5c4ade4SKim Phillips case SPR_8378: 451da83a63SAnton Vorontsov fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SGMII, 461da83a63SAnton Vorontsov FSL_SERDES_CLK_125, FSL_SERDES_VDD_1V); 47e5c4ade4SKim Phillips break; 48e5c4ade4SKim Phillips case SPR_8379: 49e5c4ade4SKim Phillips fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA, 50e5c4ade4SKim Phillips FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 51e5c4ade4SKim Phillips fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA, 52e5c4ade4SKim Phillips FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V); 53e5c4ade4SKim Phillips break; 546f8c85e8SDave Liu default: 556f8c85e8SDave Liu printf("serdes not configured: unknown CPU part number: " 566f8c85e8SDave Liu "%04x\n", spridr >> 16); 576f8c85e8SDave Liu break; 586f8c85e8SDave Liu } 596f8c85e8SDave Liu #endif /* CONFIG_FSL_SERDES */ 6019580e66SDave Liu return 0; 6119580e66SDave Liu } 6219580e66SDave Liu 63c78c6783SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC 64c78c6783SAnton Vorontsov int board_mmc_init(bd_t *bd) 65c78c6783SAnton Vorontsov { 66c78c6783SAnton Vorontsov struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR; 67c78c6783SAnton Vorontsov u8 *bcsr = (u8 *)CONFIG_SYS_BCSR; 68c78c6783SAnton Vorontsov 69c78c6783SAnton Vorontsov if (!hwconfig("esdhc")) 70c78c6783SAnton Vorontsov return 0; 71c78c6783SAnton Vorontsov 72c78c6783SAnton Vorontsov /* Set SPI_SD, SER_SD, and IRQ4_WP so that SD signals go through */ 73c78c6783SAnton Vorontsov bcsr[0xc] |= 0x4c; 74c78c6783SAnton Vorontsov 75c78c6783SAnton Vorontsov /* Set proper bits in SICR to allow SD signals through */ 76c78c6783SAnton Vorontsov clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD); 77c78c6783SAnton Vorontsov clrsetbits_be32(&im->sysconf.sicrh, SICRH_GPIO2_E | SICRH_SPI, 78c78c6783SAnton Vorontsov SICRH_GPIO2_E_SD | SICRH_SPI_SD); 79c78c6783SAnton Vorontsov 80c78c6783SAnton Vorontsov return fsl_esdhc_mmc_init(bd); 81c78c6783SAnton Vorontsov } 82c78c6783SAnton Vorontsov #endif 83c78c6783SAnton Vorontsov 841da83a63SAnton Vorontsov #if defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2) 851da83a63SAnton Vorontsov int board_eth_init(bd_t *bd) 861da83a63SAnton Vorontsov { 87063c1263SAndy Fleming struct fsl_pq_mdio_info mdio_info; 881da83a63SAnton Vorontsov struct tsec_info_struct tsec_info[2]; 891da83a63SAnton Vorontsov struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR; 901da83a63SAnton Vorontsov u32 rcwh = in_be32(&im->reset.rcwh); 911da83a63SAnton Vorontsov u32 tsec_mode; 921da83a63SAnton Vorontsov int num = 0; 931da83a63SAnton Vorontsov 941da83a63SAnton Vorontsov /* New line after Net: */ 951da83a63SAnton Vorontsov printf("\n"); 961da83a63SAnton Vorontsov 971da83a63SAnton Vorontsov #ifdef CONFIG_TSEC1 981da83a63SAnton Vorontsov SET_STD_TSEC_INFO(tsec_info[num], 1); 991da83a63SAnton Vorontsov 1001da83a63SAnton Vorontsov printf(CONFIG_TSEC1_NAME ": "); 1011da83a63SAnton Vorontsov 1021da83a63SAnton Vorontsov tsec_mode = rcwh & HRCWH_TSEC1M_MASK; 1031da83a63SAnton Vorontsov if (tsec_mode == HRCWH_TSEC1M_IN_RGMII) { 1041da83a63SAnton Vorontsov printf("RGMII\n"); 1051da83a63SAnton Vorontsov /* this is default, no need to fixup */ 1061da83a63SAnton Vorontsov } else if (tsec_mode == HRCWH_TSEC1M_IN_SGMII) { 1071da83a63SAnton Vorontsov printf("SGMII\n"); 1081da83a63SAnton Vorontsov tsec_info[num].phyaddr = TSEC1_PHY_ADDR_SGMII; 1091da83a63SAnton Vorontsov tsec_info[num].flags = TSEC_GIGABIT; 1101da83a63SAnton Vorontsov } else { 1111da83a63SAnton Vorontsov printf("unsupported PHY type\n"); 1121da83a63SAnton Vorontsov } 1131da83a63SAnton Vorontsov num++; 1141da83a63SAnton Vorontsov #endif 1151da83a63SAnton Vorontsov #ifdef CONFIG_TSEC2 1161da83a63SAnton Vorontsov SET_STD_TSEC_INFO(tsec_info[num], 2); 1171da83a63SAnton Vorontsov 1181da83a63SAnton Vorontsov printf(CONFIG_TSEC2_NAME ": "); 1191da83a63SAnton Vorontsov 1201da83a63SAnton Vorontsov tsec_mode = rcwh & HRCWH_TSEC2M_MASK; 1211da83a63SAnton Vorontsov if (tsec_mode == HRCWH_TSEC2M_IN_RGMII) { 1221da83a63SAnton Vorontsov printf("RGMII\n"); 1231da83a63SAnton Vorontsov /* this is default, no need to fixup */ 1241da83a63SAnton Vorontsov } else if (tsec_mode == HRCWH_TSEC2M_IN_SGMII) { 1251da83a63SAnton Vorontsov printf("SGMII\n"); 1261da83a63SAnton Vorontsov tsec_info[num].phyaddr = TSEC2_PHY_ADDR_SGMII; 1271da83a63SAnton Vorontsov tsec_info[num].flags = TSEC_GIGABIT; 1281da83a63SAnton Vorontsov } else { 1291da83a63SAnton Vorontsov printf("unsupported PHY type\n"); 1301da83a63SAnton Vorontsov } 1311da83a63SAnton Vorontsov num++; 1321da83a63SAnton Vorontsov #endif 133063c1263SAndy Fleming 134063c1263SAndy Fleming mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR; 135063c1263SAndy Fleming mdio_info.name = DEFAULT_MII_NAME; 136063c1263SAndy Fleming fsl_pq_mdio_init(bd, &mdio_info); 137063c1263SAndy Fleming 1381da83a63SAnton Vorontsov return tsec_eth_init(bd, tsec_info, num); 1391da83a63SAnton Vorontsov } 1401da83a63SAnton Vorontsov 1411da83a63SAnton Vorontsov static void __ft_tsec_fixup(void *blob, bd_t *bd, const char *alias, 1421da83a63SAnton Vorontsov int phy_addr) 1431da83a63SAnton Vorontsov { 1441da83a63SAnton Vorontsov const u32 *ph; 1451da83a63SAnton Vorontsov int off; 1461da83a63SAnton Vorontsov int err; 1471da83a63SAnton Vorontsov 1481da83a63SAnton Vorontsov off = fdt_path_offset(blob, alias); 1491da83a63SAnton Vorontsov if (off < 0) { 1501da83a63SAnton Vorontsov printf("WARNING: could not find %s alias: %s.\n", alias, 1511da83a63SAnton Vorontsov fdt_strerror(off)); 1521da83a63SAnton Vorontsov return; 1531da83a63SAnton Vorontsov } 1541da83a63SAnton Vorontsov 155865ff856SAndy Fleming err = fdt_fixup_phy_connection(blob, off, PHY_INTERFACE_MODE_SGMII); 156a1964ea5SKumar Gala 1571da83a63SAnton Vorontsov if (err) { 1581da83a63SAnton Vorontsov printf("WARNING: could not set phy-connection-type for %s: " 1591da83a63SAnton Vorontsov "%s.\n", alias, fdt_strerror(err)); 1601da83a63SAnton Vorontsov return; 1611da83a63SAnton Vorontsov } 1621da83a63SAnton Vorontsov 1631da83a63SAnton Vorontsov ph = (u32 *)fdt_getprop(blob, off, "phy-handle", 0); 1641da83a63SAnton Vorontsov if (!ph) { 1651da83a63SAnton Vorontsov printf("WARNING: could not get phy-handle for %s.\n", 1661da83a63SAnton Vorontsov alias); 1671da83a63SAnton Vorontsov return; 1681da83a63SAnton Vorontsov } 1691da83a63SAnton Vorontsov 1701da83a63SAnton Vorontsov off = fdt_node_offset_by_phandle(blob, *ph); 1711da83a63SAnton Vorontsov if (off < 0) { 1721da83a63SAnton Vorontsov printf("WARNING: could not get phy node for %s: %s\n", alias, 1731da83a63SAnton Vorontsov fdt_strerror(off)); 1741da83a63SAnton Vorontsov return; 1751da83a63SAnton Vorontsov } 1761da83a63SAnton Vorontsov 1771da83a63SAnton Vorontsov phy_addr = cpu_to_fdt32(phy_addr); 1781da83a63SAnton Vorontsov err = fdt_setprop(blob, off, "reg", &phy_addr, sizeof(phy_addr)); 1791da83a63SAnton Vorontsov if (err < 0) { 1801da83a63SAnton Vorontsov printf("WARNING: could not set phy node's reg for %s: " 1811da83a63SAnton Vorontsov "%s.\n", alias, fdt_strerror(err)); 1821da83a63SAnton Vorontsov return; 1831da83a63SAnton Vorontsov } 1841da83a63SAnton Vorontsov } 1851da83a63SAnton Vorontsov 1861da83a63SAnton Vorontsov static void ft_tsec_fixup(void *blob, bd_t *bd) 1871da83a63SAnton Vorontsov { 1881da83a63SAnton Vorontsov struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR; 1891da83a63SAnton Vorontsov u32 rcwh = in_be32(&im->reset.rcwh); 1901da83a63SAnton Vorontsov u32 tsec_mode; 1911da83a63SAnton Vorontsov 1921da83a63SAnton Vorontsov #ifdef CONFIG_TSEC1 1931da83a63SAnton Vorontsov tsec_mode = rcwh & HRCWH_TSEC1M_MASK; 1941da83a63SAnton Vorontsov if (tsec_mode == HRCWH_TSEC1M_IN_SGMII) 1951da83a63SAnton Vorontsov __ft_tsec_fixup(blob, bd, "ethernet0", TSEC1_PHY_ADDR_SGMII); 1961da83a63SAnton Vorontsov #endif 1971da83a63SAnton Vorontsov 1981da83a63SAnton Vorontsov #ifdef CONFIG_TSEC2 1991da83a63SAnton Vorontsov tsec_mode = rcwh & HRCWH_TSEC2M_MASK; 2001da83a63SAnton Vorontsov if (tsec_mode == HRCWH_TSEC2M_IN_SGMII) 2011da83a63SAnton Vorontsov __ft_tsec_fixup(blob, bd, "ethernet1", TSEC2_PHY_ADDR_SGMII); 2021da83a63SAnton Vorontsov #endif 2031da83a63SAnton Vorontsov } 2041da83a63SAnton Vorontsov #else 2051da83a63SAnton Vorontsov static inline void ft_tsec_fixup(void *blob, bd_t *bd) {} 2061da83a63SAnton Vorontsov #endif /* defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2) */ 2071da83a63SAnton Vorontsov 20819580e66SDave Liu int board_early_init_r(void) 20919580e66SDave Liu { 21019580e66SDave Liu #ifdef CONFIG_PQ_MDS_PIB 21119580e66SDave Liu pib_init(); 21219580e66SDave Liu #endif 21319580e66SDave Liu return 0; 21419580e66SDave Liu } 21519580e66SDave Liu 2169adda545SPeter Tyser #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 21719580e66SDave Liu extern void ddr_enable_ecc(unsigned int dram_size); 21819580e66SDave Liu #endif 21919580e66SDave Liu int fixed_sdram(void); 22019580e66SDave Liu 221*088454cdSSimon Glass int initdram(void) 22219580e66SDave Liu { 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR; 22419580e66SDave Liu u32 msize = 0; 22519580e66SDave Liu 22619580e66SDave Liu if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im) 227*088454cdSSimon Glass return -ENXIO; 22819580e66SDave Liu 22919580e66SDave Liu #if defined(CONFIG_SPD_EEPROM) 23019580e66SDave Liu msize = spd_sdram(); 23119580e66SDave Liu #else 23219580e66SDave Liu msize = fixed_sdram(); 23319580e66SDave Liu #endif 23419580e66SDave Liu 2359adda545SPeter Tyser #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) 23619580e66SDave Liu /* Initialize DDR ECC byte */ 23719580e66SDave Liu ddr_enable_ecc(msize * 1024 * 1024); 23819580e66SDave Liu #endif 23919580e66SDave Liu 24019580e66SDave Liu /* return total bus DDR size(bytes) */ 241*088454cdSSimon Glass gd->ram_size = msize * 1024 * 1024; 242*088454cdSSimon Glass 243*088454cdSSimon Glass return 0; 24419580e66SDave Liu } 24519580e66SDave Liu 24619580e66SDave Liu #if !defined(CONFIG_SPD_EEPROM) 24719580e66SDave Liu /************************************************************************* 24819580e66SDave Liu * fixed sdram init -- doesn't use serial presence detect. 24919580e66SDave Liu ************************************************************************/ 25019580e66SDave Liu int fixed_sdram(void) 25119580e66SDave Liu { 2526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR; 2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024; 25419580e66SDave Liu u32 msize_log2 = __ilog2(msize); 25519580e66SDave Liu 2566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000; 25719580e66SDave Liu im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1); 25819580e66SDave Liu 2596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_DDR_SIZE != 512) 26019580e66SDave Liu #warning Currenly any ddr size other than 512 is not supported 26119580e66SDave Liu #endif 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE; 26319580e66SDave Liu udelay(50000); 26419580e66SDave Liu 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL; 26619580e66SDave Liu udelay(1000); 26719580e66SDave Liu 2686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS; 2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG; 27019580e66SDave Liu udelay(1000); 27119580e66SDave Liu 2726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG; 2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2; 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE; 2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2; 2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL; 28119580e66SDave Liu __asm__ __volatile__("sync"); 28219580e66SDave Liu udelay(1000); 28319580e66SDave Liu 28419580e66SDave Liu im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN; 28519580e66SDave Liu udelay(2000); 2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD return CONFIG_SYS_DDR_SIZE; 28719580e66SDave Liu } 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /*!CONFIG_SYS_SPD_EEPROM */ 28919580e66SDave Liu 29019580e66SDave Liu int checkboard(void) 29119580e66SDave Liu { 29219580e66SDave Liu puts("Board: Freescale MPC837xEMDS\n"); 29319580e66SDave Liu return 0; 29419580e66SDave Liu } 29519580e66SDave Liu 29600f7bbaeSAnton Vorontsov #ifdef CONFIG_PCI 29700f7bbaeSAnton Vorontsov int board_pci_host_broken(void) 29800f7bbaeSAnton Vorontsov { 29900f7bbaeSAnton Vorontsov struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR; 30000f7bbaeSAnton Vorontsov const u32 rcw_mask = HRCWH_PCI1_ARBITER_ENABLE | HRCWH_PCI_HOST; 30100f7bbaeSAnton Vorontsov 30200f7bbaeSAnton Vorontsov /* It's always OK in case of external arbiter. */ 303bfadb17fSAnton Vorontsov if (hwconfig_subarg_cmp("pci", "arbiter", "external")) 30400f7bbaeSAnton Vorontsov return 0; 30500f7bbaeSAnton Vorontsov 30600f7bbaeSAnton Vorontsov if ((in_be32(&im->reset.rcwh) & rcw_mask) != rcw_mask) 30700f7bbaeSAnton Vorontsov return 1; 30800f7bbaeSAnton Vorontsov 30900f7bbaeSAnton Vorontsov return 0; 31000f7bbaeSAnton Vorontsov } 31100f7bbaeSAnton Vorontsov 31200f7bbaeSAnton Vorontsov static void ft_pci_fixup(void *blob, bd_t *bd) 31300f7bbaeSAnton Vorontsov { 31400f7bbaeSAnton Vorontsov const char *status = "broken (no arbiter)"; 31500f7bbaeSAnton Vorontsov int off; 31600f7bbaeSAnton Vorontsov int err; 31700f7bbaeSAnton Vorontsov 31800f7bbaeSAnton Vorontsov off = fdt_path_offset(blob, "pci0"); 31900f7bbaeSAnton Vorontsov if (off < 0) { 32000f7bbaeSAnton Vorontsov printf("WARNING: could not find pci0 alias: %s.\n", 32100f7bbaeSAnton Vorontsov fdt_strerror(off)); 32200f7bbaeSAnton Vorontsov return; 32300f7bbaeSAnton Vorontsov } 32400f7bbaeSAnton Vorontsov 32500f7bbaeSAnton Vorontsov err = fdt_setprop(blob, off, "status", status, strlen(status) + 1); 32600f7bbaeSAnton Vorontsov if (err) { 32700f7bbaeSAnton Vorontsov printf("WARNING: could not set status for pci0: %s.\n", 32800f7bbaeSAnton Vorontsov fdt_strerror(err)); 32900f7bbaeSAnton Vorontsov return; 33000f7bbaeSAnton Vorontsov } 33100f7bbaeSAnton Vorontsov } 33200f7bbaeSAnton Vorontsov #endif 33300f7bbaeSAnton Vorontsov 33419580e66SDave Liu #if defined(CONFIG_OF_BOARD_SETUP) 335e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd) 33619580e66SDave Liu { 33719580e66SDave Liu ft_cpu_setup(blob, bd); 3381da83a63SAnton Vorontsov ft_tsec_fixup(blob, bd); 339a5c289b9SSriram Dash fsl_fdt_fixup_dr_usb(blob, bd); 340c78c6783SAnton Vorontsov fdt_fixup_esdhc(blob, bd); 34119580e66SDave Liu #ifdef CONFIG_PCI 34219580e66SDave Liu ft_pci_setup(blob, bd); 34300f7bbaeSAnton Vorontsov if (board_pci_host_broken()) 34400f7bbaeSAnton Vorontsov ft_pci_fixup(blob, bd); 3458b34557cSAnton Vorontsov ft_pcie_fixup(blob, bd); 34619580e66SDave Liu #endif 347e895a4b0SSimon Glass 348e895a4b0SSimon Glass return 0; 34919580e66SDave Liu } 35019580e66SDave Liu #endif /* CONFIG_OF_BOARD_SETUP */ 351