xref: /openbmc/u-boot/board/freescale/mpc837xemds/mpc837xemds.c (revision 063c12633d5ad74d52152d9c358e715475e17629)
119580e66SDave Liu /*
2a1964ea5SKumar Gala  * Copyright (C) 2007,2010 Freescale Semiconductor, Inc.
319580e66SDave Liu  * Dave Liu <daveliu@freescale.com>
419580e66SDave Liu  *
519580e66SDave Liu  * CREDITS: Kim Phillips contribute to LIBFDT code
619580e66SDave Liu  *
719580e66SDave Liu  * This program is free software; you can redistribute it and/or
819580e66SDave Liu  * modify it under the terms of the GNU General Public License as
919580e66SDave Liu  * published by the Free Software Foundation; either version 2 of
1019580e66SDave Liu  * the License, or (at your option) any later version.
1119580e66SDave Liu  */
1219580e66SDave Liu 
1319580e66SDave Liu #include <common.h>
14c78c6783SAnton Vorontsov #include <hwconfig.h>
1519580e66SDave Liu #include <i2c.h>
166f8c85e8SDave Liu #include <asm/io.h>
177e1afb62SKumar Gala #include <asm/fsl_mpc83xx_serdes.h>
18a1964ea5SKumar Gala #include <asm/fsl_enet.h>
1919580e66SDave Liu #include <spd_sdram.h>
201da83a63SAnton Vorontsov #include <tsec.h>
2119580e66SDave Liu #include <libfdt.h>
223bf1be3cSAnton Vorontsov #include <fdt_support.h>
23c78c6783SAnton Vorontsov #include <fsl_esdhc.h>
24*063c1263SAndy Fleming #include <fsl_mdio.h>
258b34557cSAnton Vorontsov #include "pci.h"
2619580e66SDave Liu #include "../common/pq-mds-pib.h"
2719580e66SDave Liu 
2819580e66SDave Liu int board_early_init_f(void)
2919580e66SDave Liu {
306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
3119580e66SDave Liu 
3219580e66SDave Liu 	/* Enable flash write */
3319580e66SDave Liu 	bcsr[0x9] &= ~0x04;
3419580e66SDave Liu 	/* Clear all of the interrupt of BCSR */
3519580e66SDave Liu 	bcsr[0xe] = 0xff;
3619580e66SDave Liu 
376f8c85e8SDave Liu #ifdef CONFIG_FSL_SERDES
386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
396f8c85e8SDave Liu 	u32 spridr = in_be32(&immr->sysconf.spridr);
406f8c85e8SDave Liu 
416f8c85e8SDave Liu 	/* we check only part num, and don't look for CPU revisions */
425fb5a689SDave Liu 	switch (PARTID_NO_E(spridr)) {
43e5c4ade4SKim Phillips 	case SPR_8377:
446f8c85e8SDave Liu 		fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
456f8c85e8SDave Liu 				FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
466f8c85e8SDave Liu 		break;
47e5c4ade4SKim Phillips 	case SPR_8378:
481da83a63SAnton Vorontsov 		fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SGMII,
491da83a63SAnton Vorontsov 				FSL_SERDES_CLK_125, FSL_SERDES_VDD_1V);
50e5c4ade4SKim Phillips 		break;
51e5c4ade4SKim Phillips 	case SPR_8379:
52e5c4ade4SKim Phillips 		fsl_setup_serdes(CONFIG_FSL_SERDES1, FSL_SERDES_PROTO_SATA,
53e5c4ade4SKim Phillips 				FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
54e5c4ade4SKim Phillips 		fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_SATA,
55e5c4ade4SKim Phillips 				FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
56e5c4ade4SKim Phillips 		break;
576f8c85e8SDave Liu 	default:
586f8c85e8SDave Liu 		printf("serdes not configured: unknown CPU part number: "
596f8c85e8SDave Liu 				"%04x\n", spridr >> 16);
606f8c85e8SDave Liu 		break;
616f8c85e8SDave Liu 	}
626f8c85e8SDave Liu #endif /* CONFIG_FSL_SERDES */
6319580e66SDave Liu 	return 0;
6419580e66SDave Liu }
6519580e66SDave Liu 
66c78c6783SAnton Vorontsov #ifdef CONFIG_FSL_ESDHC
67c78c6783SAnton Vorontsov int board_mmc_init(bd_t *bd)
68c78c6783SAnton Vorontsov {
69c78c6783SAnton Vorontsov 	struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
70c78c6783SAnton Vorontsov 	u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
71c78c6783SAnton Vorontsov 
72c78c6783SAnton Vorontsov 	if (!hwconfig("esdhc"))
73c78c6783SAnton Vorontsov 		return 0;
74c78c6783SAnton Vorontsov 
75c78c6783SAnton Vorontsov 	/* Set SPI_SD, SER_SD, and IRQ4_WP so that SD signals go through */
76c78c6783SAnton Vorontsov 	bcsr[0xc] |= 0x4c;
77c78c6783SAnton Vorontsov 
78c78c6783SAnton Vorontsov 	/* Set proper bits in SICR to allow SD signals through */
79c78c6783SAnton Vorontsov 	clrsetbits_be32(&im->sysconf.sicrl, SICRL_USB_B, SICRL_USB_B_SD);
80c78c6783SAnton Vorontsov 	clrsetbits_be32(&im->sysconf.sicrh, SICRH_GPIO2_E | SICRH_SPI,
81c78c6783SAnton Vorontsov 			SICRH_GPIO2_E_SD | SICRH_SPI_SD);
82c78c6783SAnton Vorontsov 
83c78c6783SAnton Vorontsov 	return fsl_esdhc_mmc_init(bd);
84c78c6783SAnton Vorontsov }
85c78c6783SAnton Vorontsov #endif
86c78c6783SAnton Vorontsov 
871da83a63SAnton Vorontsov #if defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2)
881da83a63SAnton Vorontsov int board_eth_init(bd_t *bd)
891da83a63SAnton Vorontsov {
90*063c1263SAndy Fleming 	struct fsl_pq_mdio_info mdio_info;
911da83a63SAnton Vorontsov 	struct tsec_info_struct tsec_info[2];
921da83a63SAnton Vorontsov 	struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
931da83a63SAnton Vorontsov 	u32 rcwh = in_be32(&im->reset.rcwh);
941da83a63SAnton Vorontsov 	u32 tsec_mode;
951da83a63SAnton Vorontsov 	int num = 0;
961da83a63SAnton Vorontsov 
971da83a63SAnton Vorontsov 	/* New line after Net: */
981da83a63SAnton Vorontsov 	printf("\n");
991da83a63SAnton Vorontsov 
1001da83a63SAnton Vorontsov #ifdef CONFIG_TSEC1
1011da83a63SAnton Vorontsov 	SET_STD_TSEC_INFO(tsec_info[num], 1);
1021da83a63SAnton Vorontsov 
1031da83a63SAnton Vorontsov 	printf(CONFIG_TSEC1_NAME ": ");
1041da83a63SAnton Vorontsov 
1051da83a63SAnton Vorontsov 	tsec_mode = rcwh & HRCWH_TSEC1M_MASK;
1061da83a63SAnton Vorontsov 	if (tsec_mode == HRCWH_TSEC1M_IN_RGMII) {
1071da83a63SAnton Vorontsov 		printf("RGMII\n");
1081da83a63SAnton Vorontsov 		/* this is default, no need to fixup */
1091da83a63SAnton Vorontsov 	} else if (tsec_mode == HRCWH_TSEC1M_IN_SGMII) {
1101da83a63SAnton Vorontsov 		printf("SGMII\n");
1111da83a63SAnton Vorontsov 		tsec_info[num].phyaddr = TSEC1_PHY_ADDR_SGMII;
1121da83a63SAnton Vorontsov 		tsec_info[num].flags = TSEC_GIGABIT;
1131da83a63SAnton Vorontsov 	} else {
1141da83a63SAnton Vorontsov 		printf("unsupported PHY type\n");
1151da83a63SAnton Vorontsov 	}
1161da83a63SAnton Vorontsov 	num++;
1171da83a63SAnton Vorontsov #endif
1181da83a63SAnton Vorontsov #ifdef CONFIG_TSEC2
1191da83a63SAnton Vorontsov 	SET_STD_TSEC_INFO(tsec_info[num], 2);
1201da83a63SAnton Vorontsov 
1211da83a63SAnton Vorontsov 	printf(CONFIG_TSEC2_NAME ": ");
1221da83a63SAnton Vorontsov 
1231da83a63SAnton Vorontsov 	tsec_mode = rcwh & HRCWH_TSEC2M_MASK;
1241da83a63SAnton Vorontsov 	if (tsec_mode == HRCWH_TSEC2M_IN_RGMII) {
1251da83a63SAnton Vorontsov 		printf("RGMII\n");
1261da83a63SAnton Vorontsov 		/* this is default, no need to fixup */
1271da83a63SAnton Vorontsov 	} else if (tsec_mode == HRCWH_TSEC2M_IN_SGMII) {
1281da83a63SAnton Vorontsov 		printf("SGMII\n");
1291da83a63SAnton Vorontsov 		tsec_info[num].phyaddr = TSEC2_PHY_ADDR_SGMII;
1301da83a63SAnton Vorontsov 		tsec_info[num].flags = TSEC_GIGABIT;
1311da83a63SAnton Vorontsov 	} else {
1321da83a63SAnton Vorontsov 		printf("unsupported PHY type\n");
1331da83a63SAnton Vorontsov 	}
1341da83a63SAnton Vorontsov 	num++;
1351da83a63SAnton Vorontsov #endif
136*063c1263SAndy Fleming 
137*063c1263SAndy Fleming 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
138*063c1263SAndy Fleming 	mdio_info.name = DEFAULT_MII_NAME;
139*063c1263SAndy Fleming 	fsl_pq_mdio_init(bd, &mdio_info);
140*063c1263SAndy Fleming 
1411da83a63SAnton Vorontsov 	return tsec_eth_init(bd, tsec_info, num);
1421da83a63SAnton Vorontsov }
1431da83a63SAnton Vorontsov 
1441da83a63SAnton Vorontsov static void __ft_tsec_fixup(void *blob, bd_t *bd, const char *alias,
1451da83a63SAnton Vorontsov 			    int phy_addr)
1461da83a63SAnton Vorontsov {
1471da83a63SAnton Vorontsov 	const u32 *ph;
1481da83a63SAnton Vorontsov 	int off;
1491da83a63SAnton Vorontsov 	int err;
1501da83a63SAnton Vorontsov 
1511da83a63SAnton Vorontsov 	off = fdt_path_offset(blob, alias);
1521da83a63SAnton Vorontsov 	if (off < 0) {
1531da83a63SAnton Vorontsov 		printf("WARNING: could not find %s alias: %s.\n", alias,
1541da83a63SAnton Vorontsov 			fdt_strerror(off));
1551da83a63SAnton Vorontsov 		return;
1561da83a63SAnton Vorontsov 	}
1571da83a63SAnton Vorontsov 
158a1964ea5SKumar Gala 	err = fdt_fixup_phy_connection(blob, off, SGMII);
159a1964ea5SKumar Gala 
1601da83a63SAnton Vorontsov 	if (err) {
1611da83a63SAnton Vorontsov 		printf("WARNING: could not set phy-connection-type for %s: "
1621da83a63SAnton Vorontsov 			"%s.\n", alias, fdt_strerror(err));
1631da83a63SAnton Vorontsov 		return;
1641da83a63SAnton Vorontsov 	}
1651da83a63SAnton Vorontsov 
1661da83a63SAnton Vorontsov 	ph = (u32 *)fdt_getprop(blob, off, "phy-handle", 0);
1671da83a63SAnton Vorontsov 	if (!ph) {
1681da83a63SAnton Vorontsov 		printf("WARNING: could not get phy-handle for %s.\n",
1691da83a63SAnton Vorontsov 			alias);
1701da83a63SAnton Vorontsov 		return;
1711da83a63SAnton Vorontsov 	}
1721da83a63SAnton Vorontsov 
1731da83a63SAnton Vorontsov 	off = fdt_node_offset_by_phandle(blob, *ph);
1741da83a63SAnton Vorontsov 	if (off < 0) {
1751da83a63SAnton Vorontsov 		printf("WARNING: could not get phy node for %s: %s\n", alias,
1761da83a63SAnton Vorontsov 			fdt_strerror(off));
1771da83a63SAnton Vorontsov 		return;
1781da83a63SAnton Vorontsov 	}
1791da83a63SAnton Vorontsov 
1801da83a63SAnton Vorontsov 	phy_addr = cpu_to_fdt32(phy_addr);
1811da83a63SAnton Vorontsov 	err = fdt_setprop(blob, off, "reg", &phy_addr, sizeof(phy_addr));
1821da83a63SAnton Vorontsov 	if (err < 0) {
1831da83a63SAnton Vorontsov 		printf("WARNING: could not set phy node's reg for %s: "
1841da83a63SAnton Vorontsov 			"%s.\n", alias, fdt_strerror(err));
1851da83a63SAnton Vorontsov 		return;
1861da83a63SAnton Vorontsov 	}
1871da83a63SAnton Vorontsov }
1881da83a63SAnton Vorontsov 
1891da83a63SAnton Vorontsov static void ft_tsec_fixup(void *blob, bd_t *bd)
1901da83a63SAnton Vorontsov {
1911da83a63SAnton Vorontsov 	struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
1921da83a63SAnton Vorontsov 	u32 rcwh = in_be32(&im->reset.rcwh);
1931da83a63SAnton Vorontsov 	u32 tsec_mode;
1941da83a63SAnton Vorontsov 
1951da83a63SAnton Vorontsov #ifdef CONFIG_TSEC1
1961da83a63SAnton Vorontsov 	tsec_mode = rcwh & HRCWH_TSEC1M_MASK;
1971da83a63SAnton Vorontsov 	if (tsec_mode == HRCWH_TSEC1M_IN_SGMII)
1981da83a63SAnton Vorontsov 		__ft_tsec_fixup(blob, bd, "ethernet0", TSEC1_PHY_ADDR_SGMII);
1991da83a63SAnton Vorontsov #endif
2001da83a63SAnton Vorontsov 
2011da83a63SAnton Vorontsov #ifdef CONFIG_TSEC2
2021da83a63SAnton Vorontsov 	tsec_mode = rcwh & HRCWH_TSEC2M_MASK;
2031da83a63SAnton Vorontsov 	if (tsec_mode == HRCWH_TSEC2M_IN_SGMII)
2041da83a63SAnton Vorontsov 		__ft_tsec_fixup(blob, bd, "ethernet1", TSEC2_PHY_ADDR_SGMII);
2051da83a63SAnton Vorontsov #endif
2061da83a63SAnton Vorontsov }
2071da83a63SAnton Vorontsov #else
2081da83a63SAnton Vorontsov static inline void ft_tsec_fixup(void *blob, bd_t *bd) {}
2091da83a63SAnton Vorontsov #endif /* defined(CONFIG_TSEC1) || defined(CONFIG_TSEC2) */
2101da83a63SAnton Vorontsov 
21119580e66SDave Liu int board_early_init_r(void)
21219580e66SDave Liu {
21319580e66SDave Liu #ifdef CONFIG_PQ_MDS_PIB
21419580e66SDave Liu 	pib_init();
21519580e66SDave Liu #endif
21619580e66SDave Liu 	return 0;
21719580e66SDave Liu }
21819580e66SDave Liu 
2199adda545SPeter Tyser #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
22019580e66SDave Liu extern void ddr_enable_ecc(unsigned int dram_size);
22119580e66SDave Liu #endif
22219580e66SDave Liu int fixed_sdram(void);
22319580e66SDave Liu 
2249973e3c6SBecky Bruce phys_size_t initdram(int board_type)
22519580e66SDave Liu {
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
22719580e66SDave Liu 	u32 msize = 0;
22819580e66SDave Liu 
22919580e66SDave Liu 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
23019580e66SDave Liu 		return -1;
23119580e66SDave Liu 
23219580e66SDave Liu #if defined(CONFIG_SPD_EEPROM)
23319580e66SDave Liu 	msize = spd_sdram();
23419580e66SDave Liu #else
23519580e66SDave Liu 	msize = fixed_sdram();
23619580e66SDave Liu #endif
23719580e66SDave Liu 
2389adda545SPeter Tyser #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
23919580e66SDave Liu 	/* Initialize DDR ECC byte */
24019580e66SDave Liu 	ddr_enable_ecc(msize * 1024 * 1024);
24119580e66SDave Liu #endif
24219580e66SDave Liu 
24319580e66SDave Liu 	/* return total bus DDR size(bytes) */
24419580e66SDave Liu 	return (msize * 1024 * 1024);
24519580e66SDave Liu }
24619580e66SDave Liu 
24719580e66SDave Liu #if !defined(CONFIG_SPD_EEPROM)
24819580e66SDave Liu /*************************************************************************
24919580e66SDave Liu  *  fixed sdram init -- doesn't use serial presence detect.
25019580e66SDave Liu  ************************************************************************/
25119580e66SDave Liu int fixed_sdram(void)
25219580e66SDave Liu {
2536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
2546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
25519580e66SDave Liu 	u32 msize_log2 = __ilog2(msize);
25619580e66SDave Liu 
2576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
25819580e66SDave Liu 	im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
25919580e66SDave Liu 
2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_DDR_SIZE != 512)
26119580e66SDave Liu #warning Currenly any ddr size other than 512 is not supported
26219580e66SDave Liu #endif
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
26419580e66SDave Liu 	udelay(50000);
26519580e66SDave Liu 
2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
26719580e66SDave Liu 	udelay(1000);
26819580e66SDave Liu 
2696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
2706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
27119580e66SDave Liu 	udelay(1000);
27219580e66SDave Liu 
2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
28219580e66SDave Liu 	__asm__ __volatile__("sync");
28319580e66SDave Liu 	udelay(1000);
28419580e66SDave Liu 
28519580e66SDave Liu 	im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
28619580e66SDave Liu 	udelay(2000);
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	return CONFIG_SYS_DDR_SIZE;
28819580e66SDave Liu }
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /*!CONFIG_SYS_SPD_EEPROM */
29019580e66SDave Liu 
29119580e66SDave Liu int checkboard(void)
29219580e66SDave Liu {
29319580e66SDave Liu 	puts("Board: Freescale MPC837xEMDS\n");
29419580e66SDave Liu 	return 0;
29519580e66SDave Liu }
29619580e66SDave Liu 
29700f7bbaeSAnton Vorontsov #ifdef CONFIG_PCI
29800f7bbaeSAnton Vorontsov int board_pci_host_broken(void)
29900f7bbaeSAnton Vorontsov {
30000f7bbaeSAnton Vorontsov 	struct immap __iomem *im = (struct immap __iomem *)CONFIG_SYS_IMMR;
30100f7bbaeSAnton Vorontsov 	const u32 rcw_mask = HRCWH_PCI1_ARBITER_ENABLE | HRCWH_PCI_HOST;
30200f7bbaeSAnton Vorontsov 
30300f7bbaeSAnton Vorontsov 	/* It's always OK in case of external arbiter. */
304bfadb17fSAnton Vorontsov 	if (hwconfig_subarg_cmp("pci", "arbiter", "external"))
30500f7bbaeSAnton Vorontsov 		return 0;
30600f7bbaeSAnton Vorontsov 
30700f7bbaeSAnton Vorontsov 	if ((in_be32(&im->reset.rcwh) & rcw_mask) != rcw_mask)
30800f7bbaeSAnton Vorontsov 		return 1;
30900f7bbaeSAnton Vorontsov 
31000f7bbaeSAnton Vorontsov 	return 0;
31100f7bbaeSAnton Vorontsov }
31200f7bbaeSAnton Vorontsov 
31300f7bbaeSAnton Vorontsov static void ft_pci_fixup(void *blob, bd_t *bd)
31400f7bbaeSAnton Vorontsov {
31500f7bbaeSAnton Vorontsov 	const char *status = "broken (no arbiter)";
31600f7bbaeSAnton Vorontsov 	int off;
31700f7bbaeSAnton Vorontsov 	int err;
31800f7bbaeSAnton Vorontsov 
31900f7bbaeSAnton Vorontsov 	off = fdt_path_offset(blob, "pci0");
32000f7bbaeSAnton Vorontsov 	if (off < 0) {
32100f7bbaeSAnton Vorontsov 		printf("WARNING: could not find pci0 alias: %s.\n",
32200f7bbaeSAnton Vorontsov 			fdt_strerror(off));
32300f7bbaeSAnton Vorontsov 		return;
32400f7bbaeSAnton Vorontsov 	}
32500f7bbaeSAnton Vorontsov 
32600f7bbaeSAnton Vorontsov 	err = fdt_setprop(blob, off, "status", status, strlen(status) + 1);
32700f7bbaeSAnton Vorontsov 	if (err) {
32800f7bbaeSAnton Vorontsov 		printf("WARNING: could not set status for pci0: %s.\n",
32900f7bbaeSAnton Vorontsov 			fdt_strerror(err));
33000f7bbaeSAnton Vorontsov 		return;
33100f7bbaeSAnton Vorontsov 	}
33200f7bbaeSAnton Vorontsov }
33300f7bbaeSAnton Vorontsov #endif
33400f7bbaeSAnton Vorontsov 
33519580e66SDave Liu #if defined(CONFIG_OF_BOARD_SETUP)
33619580e66SDave Liu void ft_board_setup(void *blob, bd_t *bd)
33719580e66SDave Liu {
33819580e66SDave Liu 	ft_cpu_setup(blob, bd);
3391da83a63SAnton Vorontsov 	ft_tsec_fixup(blob, bd);
3403bf1be3cSAnton Vorontsov 	fdt_fixup_dr_usb(blob, bd);
341c78c6783SAnton Vorontsov 	fdt_fixup_esdhc(blob, bd);
34219580e66SDave Liu #ifdef CONFIG_PCI
34319580e66SDave Liu 	ft_pci_setup(blob, bd);
34400f7bbaeSAnton Vorontsov 	if (board_pci_host_broken())
34500f7bbaeSAnton Vorontsov 		ft_pci_fixup(blob, bd);
3468b34557cSAnton Vorontsov 	ft_pcie_fixup(blob, bd);
34719580e66SDave Liu #endif
34819580e66SDave Liu }
34919580e66SDave Liu #endif /* CONFIG_OF_BOARD_SETUP */
350