xref: /openbmc/u-boot/board/freescale/ls1088a/ddr.c (revision 77c07e7ed36cae250a3562ee4bed0fa537960354)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2e84a324bSAshish Kumar /*
3e84a324bSAshish Kumar  * Copyright 2017 NXP
4e84a324bSAshish Kumar  */
5e84a324bSAshish Kumar 
6e84a324bSAshish Kumar #include <common.h>
7e84a324bSAshish Kumar #include <fsl_ddr_sdram.h>
8e84a324bSAshish Kumar #include <fsl_ddr_dimm_params.h>
9e84a324bSAshish Kumar #include <asm/arch/soc.h>
10e84a324bSAshish Kumar #include <asm/arch/clock.h>
11e84a324bSAshish Kumar #include "ddr.h"
12e84a324bSAshish Kumar 
13e84a324bSAshish Kumar DECLARE_GLOBAL_DATA_PTR;
14e84a324bSAshish Kumar 
1575ad4815SRajesh Bhagat #if defined(CONFIG_VID) && (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
fsl_ddr_setup_0v9_volt(memctl_options_t * popts)1675ad4815SRajesh Bhagat static void fsl_ddr_setup_0v9_volt(memctl_options_t *popts)
1775ad4815SRajesh Bhagat {
1875ad4815SRajesh Bhagat 	int vdd;
1975ad4815SRajesh Bhagat 
2075ad4815SRajesh Bhagat 	vdd = get_core_volt_from_fuse();
2175ad4815SRajesh Bhagat 	/* Nothing to do for silicons doesn't support VID */
2275ad4815SRajesh Bhagat 	if (vdd < 0)
2375ad4815SRajesh Bhagat 		return;
2475ad4815SRajesh Bhagat 
2575ad4815SRajesh Bhagat 	if (vdd == 900) {
2675ad4815SRajesh Bhagat 		popts->ddr_cdr1 |= DDR_CDR1_V0PT9_EN;
2775ad4815SRajesh Bhagat 		debug("VID: configure DDR to support 900 mV\n");
2875ad4815SRajesh Bhagat 	}
2975ad4815SRajesh Bhagat }
3075ad4815SRajesh Bhagat #endif
3175ad4815SRajesh Bhagat 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)32e84a324bSAshish Kumar void fsl_ddr_board_options(memctl_options_t *popts,
33e84a324bSAshish Kumar 			   dimm_params_t *pdimm,
34e84a324bSAshish Kumar 			   unsigned int ctrl_num)
35e84a324bSAshish Kumar {
36e84a324bSAshish Kumar 	const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
37e84a324bSAshish Kumar 	ulong ddr_freq;
38e84a324bSAshish Kumar 
39e84a324bSAshish Kumar 	if (ctrl_num > 1) {
40e84a324bSAshish Kumar 		printf("Not supported controller number %d\n", ctrl_num);
41e84a324bSAshish Kumar 		return;
42e84a324bSAshish Kumar 	}
43e84a324bSAshish Kumar 	if (!pdimm->n_ranks)
44e84a324bSAshish Kumar 		return;
45e84a324bSAshish Kumar 
46e84a324bSAshish Kumar 	/*
47e84a324bSAshish Kumar 	 * we use identical timing for all slots. If needed, change the code
48e84a324bSAshish Kumar 	 * to  pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
49e84a324bSAshish Kumar 	 */
50e84a324bSAshish Kumar 	pbsp = udimms[0];
51e84a324bSAshish Kumar 
52e84a324bSAshish Kumar 	/* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
53e84a324bSAshish Kumar 	 * freqency and n_banks specified in board_specific_parameters table.
54e84a324bSAshish Kumar 	 */
55e84a324bSAshish Kumar 	ddr_freq = get_ddr_freq(0) / 1000000;
56e84a324bSAshish Kumar 	while (pbsp->datarate_mhz_high) {
57e84a324bSAshish Kumar 		if (pbsp->n_ranks == pdimm->n_ranks) {
58e84a324bSAshish Kumar 			if (ddr_freq <= pbsp->datarate_mhz_high) {
59e84a324bSAshish Kumar 				popts->clk_adjust = pbsp->clk_adjust;
60e84a324bSAshish Kumar 				popts->wrlvl_start = pbsp->wrlvl_start;
61e84a324bSAshish Kumar 				popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
62e84a324bSAshish Kumar 				popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
63e84a324bSAshish Kumar 				goto found;
64e84a324bSAshish Kumar 			}
65e84a324bSAshish Kumar 			pbsp_highest = pbsp;
66e84a324bSAshish Kumar 		}
67e84a324bSAshish Kumar 		pbsp++;
68e84a324bSAshish Kumar 	}
69e84a324bSAshish Kumar 
70e84a324bSAshish Kumar 	if (pbsp_highest) {
71e84a324bSAshish Kumar 		printf("Error: board specific timing not found for %lu MT/s\n",
72e84a324bSAshish Kumar 		       ddr_freq);
73e84a324bSAshish Kumar 		printf("Trying to use the highest speed (%u) parameters\n",
74e84a324bSAshish Kumar 		       pbsp_highest->datarate_mhz_high);
75e84a324bSAshish Kumar 		popts->clk_adjust = pbsp_highest->clk_adjust;
76e84a324bSAshish Kumar 		popts->wrlvl_start = pbsp_highest->wrlvl_start;
77e84a324bSAshish Kumar 		popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
78e84a324bSAshish Kumar 		popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
79e84a324bSAshish Kumar 	} else {
80e84a324bSAshish Kumar 		panic("DIMM is not supported by this board");
81e84a324bSAshish Kumar 	}
82e84a324bSAshish Kumar found:
83e84a324bSAshish Kumar 	debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
84e84a324bSAshish Kumar 		"\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, wrlvl_ctrl_3 0x%x\n",
85e84a324bSAshish Kumar 		pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
86e84a324bSAshish Kumar 		pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
87e84a324bSAshish Kumar 		pbsp->wrlvl_ctl_3);
88e84a324bSAshish Kumar 
89e84a324bSAshish Kumar 
90e84a324bSAshish Kumar 
91e84a324bSAshish Kumar 	popts->half_strength_driver_enable = 0;
92e84a324bSAshish Kumar 	/*
93e84a324bSAshish Kumar 	 * Write leveling override
94e84a324bSAshish Kumar 	 */
95e84a324bSAshish Kumar 	popts->wrlvl_override = 1;
96e84a324bSAshish Kumar 	popts->wrlvl_sample = 0xf;
97e84a324bSAshish Kumar 
98e84a324bSAshish Kumar 
99e84a324bSAshish Kumar 	/* Enable ZQ calibration */
100e84a324bSAshish Kumar 	popts->zq_en = 1;
101e84a324bSAshish Kumar 
102e84a324bSAshish Kumar 	/* Enable DDR hashing */
103e84a324bSAshish Kumar 	popts->addr_hash = 1;
104e84a324bSAshish Kumar 
105e84a324bSAshish Kumar 	popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_60ohm);
10675ad4815SRajesh Bhagat #if defined(CONFIG_VID) && (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
10775ad4815SRajesh Bhagat 	fsl_ddr_setup_0v9_volt(popts);
10875ad4815SRajesh Bhagat #endif
10975ad4815SRajesh Bhagat 
110e84a324bSAshish Kumar 	popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_60ohm) |
111e84a324bSAshish Kumar 			  DDR_CDR2_VREF_TRAIN_EN | DDR_CDR2_VREF_RANGE_2;
112e84a324bSAshish Kumar }
113e84a324bSAshish Kumar 
114*143af3c6SPankit Garg #ifdef CONFIG_TFABOOT
fsl_initdram(void)115*143af3c6SPankit Garg int fsl_initdram(void)
116*143af3c6SPankit Garg {
117*143af3c6SPankit Garg 	gd->ram_size = tfa_get_dram_size();
118e84a324bSAshish Kumar 
119*143af3c6SPankit Garg 	if (!gd->ram_size)
120*143af3c6SPankit Garg 		gd->ram_size = fsl_ddr_sdram_size();
121*143af3c6SPankit Garg 
122*143af3c6SPankit Garg 	return 0;
123*143af3c6SPankit Garg }
124*143af3c6SPankit Garg #else
fsl_initdram(void)125e84a324bSAshish Kumar int fsl_initdram(void)
126e84a324bSAshish Kumar {
127e84a324bSAshish Kumar 	puts("Initializing DDR....using SPD\n");
128e84a324bSAshish Kumar 
129099f4093SAshish Kumar #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
130099f4093SAshish Kumar 	gd->ram_size = fsl_ddr_sdram_size();
131099f4093SAshish Kumar #else
132e84a324bSAshish Kumar 	gd->ram_size = fsl_ddr_sdram();
133099f4093SAshish Kumar #endif
134e84a324bSAshish Kumar 	return 0;
135e84a324bSAshish Kumar }
136*143af3c6SPankit Garg #endif /* CONFIG_TFABOOT */
137