1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2c2e49f70SReinhard Arlt /*
3c2e49f70SReinhard Arlt * pci.c -- esd VME8349 PCI board support.
4c2e49f70SReinhard Arlt * Copyright (c) 2006 Wind River Systems, Inc.
5c2e49f70SReinhard Arlt * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
6a0daa2e0SReinhard Arlt * Copyright (c) 2009 esd gmbh.
7a0daa2e0SReinhard Arlt *
8a0daa2e0SReinhard Arlt * Reinhard Arlt <reinhard.arlt@esd-electronics.com>
9c2e49f70SReinhard Arlt *
10c2e49f70SReinhard Arlt * Based on MPC8349 PCI support but w/o PIB related code.
11c2e49f70SReinhard Arlt */
12c2e49f70SReinhard Arlt
13c2e49f70SReinhard Arlt #include <asm/mmu.h>
14c2e49f70SReinhard Arlt #include <asm/io.h>
15c2e49f70SReinhard Arlt #include <common.h>
16c2e49f70SReinhard Arlt #include <mpc83xx.h>
17c2e49f70SReinhard Arlt #include <pci.h>
18c2e49f70SReinhard Arlt #include <i2c.h>
19c2e49f70SReinhard Arlt #include <asm/fsl_i2c.h>
20a0daa2e0SReinhard Arlt #include "vme8349pin.h"
21c2e49f70SReinhard Arlt
22c2e49f70SReinhard Arlt static struct pci_region pci1_regions[] = {
23c2e49f70SReinhard Arlt {
24c2e49f70SReinhard Arlt bus_start: CONFIG_SYS_PCI1_MEM_BASE,
25c2e49f70SReinhard Arlt phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
26c2e49f70SReinhard Arlt size: CONFIG_SYS_PCI1_MEM_SIZE,
27c2e49f70SReinhard Arlt flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
28c2e49f70SReinhard Arlt },
29c2e49f70SReinhard Arlt {
30c2e49f70SReinhard Arlt bus_start: CONFIG_SYS_PCI1_IO_BASE,
31c2e49f70SReinhard Arlt phys_start: CONFIG_SYS_PCI1_IO_PHYS,
32c2e49f70SReinhard Arlt size: CONFIG_SYS_PCI1_IO_SIZE,
33c2e49f70SReinhard Arlt flags: PCI_REGION_IO
34c2e49f70SReinhard Arlt },
35c2e49f70SReinhard Arlt {
36c2e49f70SReinhard Arlt bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
37c2e49f70SReinhard Arlt phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
38c2e49f70SReinhard Arlt size: CONFIG_SYS_PCI1_MMIO_SIZE,
39c2e49f70SReinhard Arlt flags: PCI_REGION_MEM
40c2e49f70SReinhard Arlt },
41c2e49f70SReinhard Arlt };
42c2e49f70SReinhard Arlt
43c2e49f70SReinhard Arlt /*
44c2e49f70SReinhard Arlt * pci_init_board()
45c2e49f70SReinhard Arlt *
46c2e49f70SReinhard Arlt * NOTICE: PCI2 is not supported. There is only one
47c2e49f70SReinhard Arlt * physical PCI slot on the board.
48c2e49f70SReinhard Arlt *
49c2e49f70SReinhard Arlt */
50c2e49f70SReinhard Arlt void
pci_init_board(void)51c2e49f70SReinhard Arlt pci_init_board(void)
52c2e49f70SReinhard Arlt {
53c2e49f70SReinhard Arlt volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
54c2e49f70SReinhard Arlt volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
55c2e49f70SReinhard Arlt volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
56c2e49f70SReinhard Arlt struct pci_region *reg[] = { pci1_regions };
57c2e49f70SReinhard Arlt u8 reg8;
58c2e49f70SReinhard Arlt int monarch = 0;
59c2e49f70SReinhard Arlt
60c2e49f70SReinhard Arlt i2c_set_bus_num(1);
61c2e49f70SReinhard Arlt /* Read the PCI_M66EN jumper setting */
62c2e49f70SReinhard Arlt if ((i2c_read(CONFIG_SYS_I2C_8574_ADDR2, 0, 0, ®8, 1) == 0) ||
63c2e49f70SReinhard Arlt (i2c_read(0x38 , 0, 0, ®8, 1) == 0)) {
64c2e49f70SReinhard Arlt if (reg8 & 0x40) {
65c2e49f70SReinhard Arlt clk->occr = 0xff000000; /* 66 MHz PCI */
66c2e49f70SReinhard Arlt printf("PCI: 66MHz\n");
67c2e49f70SReinhard Arlt } else {
68c2e49f70SReinhard Arlt clk->occr = 0xffff0003; /* 33 MHz PCI */
69c2e49f70SReinhard Arlt printf("PCI: 33MHz\n");
70c2e49f70SReinhard Arlt }
71c2e49f70SReinhard Arlt if (((reg8 & 0x01) == 0) || ((reg8 & 0x02) == 0))
72c2e49f70SReinhard Arlt monarch = 1;
73c2e49f70SReinhard Arlt } else {
74c2e49f70SReinhard Arlt clk->occr = 0xffff0003; /* 33 MHz PCI */
75c2e49f70SReinhard Arlt printf("PCI: 33MHz (I2C read failed)\n");
76c2e49f70SReinhard Arlt }
77c2e49f70SReinhard Arlt udelay(2000);
78c2e49f70SReinhard Arlt
79c2e49f70SReinhard Arlt /*
80a0daa2e0SReinhard Arlt * Assert/deassert VME reset
81c2e49f70SReinhard Arlt */
82a0daa2e0SReinhard Arlt clrsetbits_be32(&immr->gpio[1].dat,
83a0daa2e0SReinhard Arlt GPIO2_TSI_POWERUP_RESET_N | GPIO2_TSI_PLL_RESET_N,
84a0daa2e0SReinhard Arlt GPIO2_VME_RESET_N | GPIO2_L_RESET_EN_N);
85a0daa2e0SReinhard Arlt setbits_be32(&immr->gpio[1].dir, GPIO2_TSI_PLL_RESET_N |
86a0daa2e0SReinhard Arlt GPIO2_TSI_POWERUP_RESET_N |
87a0daa2e0SReinhard Arlt GPIO2_VME_RESET_N |
88a0daa2e0SReinhard Arlt GPIO2_L_RESET_EN_N);
89a0daa2e0SReinhard Arlt clrbits_be32(&immr->gpio[1].dir, GPIO2_V_SCON);
90c2e49f70SReinhard Arlt udelay(200);
91a0daa2e0SReinhard Arlt setbits_be32(&immr->gpio[1].dat, GPIO2_TSI_PLL_RESET_N);
92c2e49f70SReinhard Arlt udelay(200);
93a0daa2e0SReinhard Arlt setbits_be32(&immr->gpio[1].dat, GPIO2_TSI_POWERUP_RESET_N);
94c2e49f70SReinhard Arlt udelay(600000);
95a0daa2e0SReinhard Arlt clrbits_be32(&immr->gpio[1].dat, GPIO2_L_RESET_EN_N);
96c2e49f70SReinhard Arlt
97c2e49f70SReinhard Arlt /* Configure PCI Local Access Windows */
98c2e49f70SReinhard Arlt pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
99c2e49f70SReinhard Arlt pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G;
100c2e49f70SReinhard Arlt
101c2e49f70SReinhard Arlt pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
102c2e49f70SReinhard Arlt pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_4M;
103c2e49f70SReinhard Arlt
104c2e49f70SReinhard Arlt udelay(2000);
105c2e49f70SReinhard Arlt
106a0daa2e0SReinhard Arlt if (monarch == 0) {
1076aa3d3bfSPeter Tyser mpc83xx_pci_init(1, reg);
108a0daa2e0SReinhard Arlt } else {
109a0daa2e0SReinhard Arlt /*
110a0daa2e0SReinhard Arlt * Release PCI RST Output signal
111a0daa2e0SReinhard Arlt */
112a0daa2e0SReinhard Arlt out_be32(&immr->pci_ctrl[0].gcr, 0);
113a0daa2e0SReinhard Arlt udelay(2000);
114a0daa2e0SReinhard Arlt out_be32(&immr->pci_ctrl[0].gcr, 1);
115a0daa2e0SReinhard Arlt }
116c2e49f70SReinhard Arlt }
117