xref: /openbmc/u-boot/board/engicam/imx6ul/imx6ul.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
252aaddd6SJagan Teki /*
352aaddd6SJagan Teki  * Copyright (C) 2016 Amarula Solutions B.V.
452aaddd6SJagan Teki  * Copyright (C) 2016 Engicam S.r.l.
552aaddd6SJagan Teki  * Author: Jagan Teki <jagan@amarulasolutions.com>
652aaddd6SJagan Teki  */
752aaddd6SJagan Teki 
852aaddd6SJagan Teki #include <common.h>
952aaddd6SJagan Teki #include <mmc.h>
1052aaddd6SJagan Teki 
1152aaddd6SJagan Teki #include <asm/io.h>
1252aaddd6SJagan Teki #include <asm/gpio.h>
1352aaddd6SJagan Teki #include <linux/sizes.h>
1452aaddd6SJagan Teki 
1552aaddd6SJagan Teki #include <asm/arch/clock.h>
1652aaddd6SJagan Teki #include <asm/arch/crm_regs.h>
1752aaddd6SJagan Teki #include <asm/arch/iomux.h>
1852aaddd6SJagan Teki #include <asm/arch/mx6-pins.h>
1952aaddd6SJagan Teki #include <asm/arch/sys_proto.h>
2052aaddd6SJagan Teki #include <asm/mach-imx/iomux-v3.h>
2152aaddd6SJagan Teki 
2252aaddd6SJagan Teki #include "../common/board.h"
2352aaddd6SJagan Teki 
2452aaddd6SJagan Teki #ifdef CONFIG_NAND_MXS
2552aaddd6SJagan Teki 
2652aaddd6SJagan Teki #define GPMI_PAD_CTRL0		(PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
2752aaddd6SJagan Teki #define GPMI_PAD_CTRL1		(PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
2852aaddd6SJagan Teki 				PAD_CTL_SRE_FAST)
2952aaddd6SJagan Teki #define GPMI_PAD_CTRL2		(GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
3052aaddd6SJagan Teki 
3152aaddd6SJagan Teki static iomux_v3_cfg_t const nand_pads[] = {
3252aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
3352aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
3452aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
3552aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
3652aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
3752aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
3852aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
3952aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
4052aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
4152aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
4252aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
4352aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
4452aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
4552aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
4652aaddd6SJagan Teki 	IOMUX_PADS(PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2)),
4752aaddd6SJagan Teki };
4852aaddd6SJagan Teki 
setup_gpmi_nand(void)4952aaddd6SJagan Teki void setup_gpmi_nand(void)
5052aaddd6SJagan Teki {
5152aaddd6SJagan Teki 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
5252aaddd6SJagan Teki 
5352aaddd6SJagan Teki 	/* config gpmi nand iomux */
5452aaddd6SJagan Teki 	SETUP_IOMUX_PADS(nand_pads);
5552aaddd6SJagan Teki 
5652aaddd6SJagan Teki 	clrbits_le32(&mxc_ccm->CCGR4,
5752aaddd6SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
5852aaddd6SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
5952aaddd6SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
6052aaddd6SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
6152aaddd6SJagan Teki 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
6252aaddd6SJagan Teki 
6352aaddd6SJagan Teki 	/*
6452aaddd6SJagan Teki 	 * config gpmi and bch clock to 100 MHz
6552aaddd6SJagan Teki 	 * bch/gpmi select PLL2 PFD2 400M
6652aaddd6SJagan Teki 	 * 100M = 400M / 4
6752aaddd6SJagan Teki 	 */
6852aaddd6SJagan Teki 	clrbits_le32(&mxc_ccm->cscmr1,
6952aaddd6SJagan Teki 		     MXC_CCM_CSCMR1_BCH_CLK_SEL |
7052aaddd6SJagan Teki 		     MXC_CCM_CSCMR1_GPMI_CLK_SEL);
7152aaddd6SJagan Teki 	clrsetbits_le32(&mxc_ccm->cscdr1,
7252aaddd6SJagan Teki 			MXC_CCM_CSCDR1_BCH_PODF_MASK |
7352aaddd6SJagan Teki 			MXC_CCM_CSCDR1_GPMI_PODF_MASK,
7452aaddd6SJagan Teki 			(3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
7552aaddd6SJagan Teki 			(3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
7652aaddd6SJagan Teki 
7752aaddd6SJagan Teki 	/* enable gpmi and bch clock gating */
7852aaddd6SJagan Teki 	setbits_le32(&mxc_ccm->CCGR4,
7952aaddd6SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
8052aaddd6SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
8152aaddd6SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
8252aaddd6SJagan Teki 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
8352aaddd6SJagan Teki 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
8452aaddd6SJagan Teki 
8552aaddd6SJagan Teki 	/* enable apbh clock gating */
8652aaddd6SJagan Teki 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
8752aaddd6SJagan Teki }
8852aaddd6SJagan Teki #endif /* CONFIG_NAND_MXS */
8952aaddd6SJagan Teki 
9052aaddd6SJagan Teki #ifdef CONFIG_ENV_IS_IN_MMC
board_mmc_get_env_dev(int devno)9152aaddd6SJagan Teki int board_mmc_get_env_dev(int devno)
9252aaddd6SJagan Teki {
9352aaddd6SJagan Teki 	/* dev 0 for SD/eSD, dev 1 for MMC/eMMC */
9452aaddd6SJagan Teki 	return (devno == 0) ? 0 : 1;
9552aaddd6SJagan Teki }
9652aaddd6SJagan Teki #endif
97