xref: /openbmc/u-boot/board/el/el6x/el6x.c (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
28be4f40eSStefano Babic /*
38be4f40eSStefano Babic  * Copyright (C) Stefano Babic <sbabic@denx.de>
48be4f40eSStefano Babic  *
58be4f40eSStefano Babic  * Based on other i.MX6 boards
68be4f40eSStefano Babic  */
78be4f40eSStefano Babic 
88be4f40eSStefano Babic #include <asm/arch/clock.h>
98be4f40eSStefano Babic #include <asm/arch/imx-regs.h>
108be4f40eSStefano Babic #include <asm/arch/iomux.h>
118be4f40eSStefano Babic #include <asm/arch/mx6-pins.h>
121221ce45SMasahiro Yamada #include <linux/errno.h>
138be4f40eSStefano Babic #include <asm/gpio.h>
14552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
15552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
16552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
17552a848eSStefano Babic #include <asm/mach-imx/video.h>
188be4f40eSStefano Babic #include <mmc.h>
198be4f40eSStefano Babic #include <fsl_esdhc.h>
208be4f40eSStefano Babic #include <miiphy.h>
218be4f40eSStefano Babic #include <netdev.h>
228be4f40eSStefano Babic #include <asm/arch/mxc_hdmi.h>
238be4f40eSStefano Babic #include <asm/arch/crm_regs.h>
248be4f40eSStefano Babic #include <asm/io.h>
258be4f40eSStefano Babic #include <asm/arch/sys_proto.h>
268be4f40eSStefano Babic #include <i2c.h>
277594c51aSDiego Dorta #include <input.h>
288be4f40eSStefano Babic #include <power/pmic.h>
298be4f40eSStefano Babic #include <power/pfuze100_pmic.h>
308be4f40eSStefano Babic #include <asm/arch/mx6-ddr.h>
318be4f40eSStefano Babic 
328be4f40eSStefano Babic DECLARE_GLOBAL_DATA_PTR;
338be4f40eSStefano Babic 
348be4f40eSStefano Babic #define OPEN_PAD_CTRL  (PAD_CTL_ODE  | PAD_CTL_DSE_DISABLE | (0 << 12))
358be4f40eSStefano Babic 
368be4f40eSStefano Babic #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
378be4f40eSStefano Babic 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
388be4f40eSStefano Babic 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
398be4f40eSStefano Babic 
408be4f40eSStefano Babic #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
418be4f40eSStefano Babic 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
428be4f40eSStefano Babic 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
438be4f40eSStefano Babic 
448be4f40eSStefano Babic #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
458be4f40eSStefano Babic 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
468be4f40eSStefano Babic 
478be4f40eSStefano Babic #define ENET_PAD_CTRL_PD  (PAD_CTL_PUS_100K_DOWN |		\
488be4f40eSStefano Babic 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
498be4f40eSStefano Babic 
508be4f40eSStefano Babic #define ENET_PAD_CTRL_CLK  ((PAD_CTL_PUS_100K_UP & ~PAD_CTL_PKE) | \
518be4f40eSStefano Babic 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
528be4f40eSStefano Babic 
538be4f40eSStefano Babic #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
548be4f40eSStefano Babic 	PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
558be4f40eSStefano Babic 
568be4f40eSStefano Babic #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
578be4f40eSStefano Babic 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
588be4f40eSStefano Babic 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
598be4f40eSStefano Babic 
608be4f40eSStefano Babic #define I2C_PMIC	1
618be4f40eSStefano Babic 
628be4f40eSStefano Babic #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
638be4f40eSStefano Babic 
648be4f40eSStefano Babic #define ETH_PHY_RESET	IMX_GPIO_NR(2, 4)
658be4f40eSStefano Babic 
dram_init(void)668be4f40eSStefano Babic int dram_init(void)
678be4f40eSStefano Babic {
688be4f40eSStefano Babic 	gd->ram_size = imx_ddr_size();
698be4f40eSStefano Babic 
708be4f40eSStefano Babic 	return 0;
718be4f40eSStefano Babic }
728be4f40eSStefano Babic 
738be4f40eSStefano Babic iomux_v3_cfg_t const uart2_pads[] = {
748be4f40eSStefano Babic 	MX6_PAD_SD3_DAT5__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
758be4f40eSStefano Babic 	MX6_PAD_SD3_DAT4__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
768be4f40eSStefano Babic };
778be4f40eSStefano Babic 
setup_iomux_uart(void)788be4f40eSStefano Babic static void setup_iomux_uart(void)
798be4f40eSStefano Babic {
808be4f40eSStefano Babic 	imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
818be4f40eSStefano Babic }
828be4f40eSStefano Babic 
838be4f40eSStefano Babic #ifdef CONFIG_TARGET_ZC5202
848be4f40eSStefano Babic iomux_v3_cfg_t const enet_pads[] = {
858be4f40eSStefano Babic 	MX6_PAD_GPIO_18__ENET_RX_CLK		| MUX_PAD_CTRL(ENET_PAD_CTRL),
868be4f40eSStefano Babic 	MX6_PAD_ENET_RXD0__ENET_RX_DATA0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
878be4f40eSStefano Babic 	MX6_PAD_ENET_RXD1__ENET_RX_DATA1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
888be4f40eSStefano Babic 	MX6_PAD_KEY_COL2__ENET_RX_DATA2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
898be4f40eSStefano Babic 	MX6_PAD_KEY_COL0__ENET_RX_DATA3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
908be4f40eSStefano Babic 	MX6_PAD_ENET_CRS_DV__ENET_RX_EN		| MUX_PAD_CTRL(ENET_PAD_CTRL),
918be4f40eSStefano Babic 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL_CLK),
928be4f40eSStefano Babic 	MX6_PAD_ENET_TXD0__ENET_TX_DATA0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
938be4f40eSStefano Babic 	MX6_PAD_ENET_TXD1__ENET_TX_DATA1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
948be4f40eSStefano Babic 	MX6_PAD_GPIO_19__ENET_TX_ER		| MUX_PAD_CTRL(ENET_PAD_CTRL),
958be4f40eSStefano Babic 	MX6_PAD_KEY_ROW2__ENET_TX_DATA2		| MUX_PAD_CTRL(ENET_PAD_CTRL),
968be4f40eSStefano Babic 	MX6_PAD_KEY_ROW0__ENET_TX_DATA3		| MUX_PAD_CTRL(ENET_PAD_CTRL),
978be4f40eSStefano Babic 	MX6_PAD_ENET_TX_EN__ENET_TX_EN		| MUX_PAD_CTRL(ENET_PAD_CTRL),
988be4f40eSStefano Babic 	MX6_PAD_ENET_RX_ER__ENET_RX_ER		| MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
998be4f40eSStefano Babic 	/* Switch Reset */
1008be4f40eSStefano Babic 	MX6_PAD_NANDF_D4__GPIO2_IO04		| MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
1018be4f40eSStefano Babic 	/* Switch Interrupt */
1028be4f40eSStefano Babic 	MX6_PAD_NANDF_D5__GPIO2_IO05		| MUX_PAD_CTRL(NO_PAD_CTRL),
1038be4f40eSStefano Babic 	/* use CRS and COL pads as GPIOs */
1048be4f40eSStefano Babic 	MX6_PAD_KEY_COL3__GPIO4_IO12		| MUX_PAD_CTRL(OPEN_PAD_CTRL),
1058be4f40eSStefano Babic 	MX6_PAD_KEY_ROW1__GPIO4_IO09		| MUX_PAD_CTRL(OPEN_PAD_CTRL),
1068be4f40eSStefano Babic 
1078be4f40eSStefano Babic };
1088be4f40eSStefano Babic 
1098be4f40eSStefano Babic #define BOARD_NAME "EL6x-ZC5202"
1108be4f40eSStefano Babic #else
1118be4f40eSStefano Babic iomux_v3_cfg_t const enet_pads[] = {
1128be4f40eSStefano Babic 	MX6_PAD_ENET_MDIO__ENET_MDIO	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1138be4f40eSStefano Babic 	MX6_PAD_ENET_MDC__ENET_MDC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1148be4f40eSStefano Babic 	MX6_PAD_RGMII_TXC__RGMII_TXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1158be4f40eSStefano Babic 	MX6_PAD_RGMII_TD0__RGMII_TD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1168be4f40eSStefano Babic 	MX6_PAD_RGMII_TD1__RGMII_TD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1178be4f40eSStefano Babic 	MX6_PAD_RGMII_TD2__RGMII_TD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1188be4f40eSStefano Babic 	MX6_PAD_RGMII_TD3__RGMII_TD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1198be4f40eSStefano Babic 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1208be4f40eSStefano Babic 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK	| MUX_PAD_CTRL(ENET_PAD_CTRL_CLK),
1218be4f40eSStefano Babic 	MX6_PAD_RGMII_RXC__RGMII_RXC	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1228be4f40eSStefano Babic 	MX6_PAD_RGMII_RD0__RGMII_RD0	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1238be4f40eSStefano Babic 	MX6_PAD_RGMII_RD1__RGMII_RD1	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1248be4f40eSStefano Babic 	MX6_PAD_RGMII_RD2__RGMII_RD2	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1258be4f40eSStefano Babic 	MX6_PAD_RGMII_RD3__RGMII_RD3	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1268be4f40eSStefano Babic 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL	| MUX_PAD_CTRL(ENET_PAD_CTRL),
1278be4f40eSStefano Babic 	MX6_PAD_NANDF_D4__GPIO2_IO04		| MUX_PAD_CTRL(NO_PAD_CTRL),
1288be4f40eSStefano Babic 	MX6_PAD_NANDF_D5__GPIO2_IO05		| MUX_PAD_CTRL(NO_PAD_CTRL),
1298be4f40eSStefano Babic };
1308be4f40eSStefano Babic #define BOARD_NAME "EL6x-ZC5601"
1318be4f40eSStefano Babic #endif
1328be4f40eSStefano Babic 
setup_iomux_enet(void)1338be4f40eSStefano Babic static void setup_iomux_enet(void)
1348be4f40eSStefano Babic {
1358be4f40eSStefano Babic 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
1368be4f40eSStefano Babic 
1378be4f40eSStefano Babic #ifdef CONFIG_TARGET_ZC5202
1388be4f40eSStefano Babic 	/* set CRS and COL to input */
1398be4f40eSStefano Babic 	gpio_direction_input(IMX_GPIO_NR(4, 9));
1408be4f40eSStefano Babic 	gpio_direction_input(IMX_GPIO_NR(4, 12));
1418be4f40eSStefano Babic 
1428be4f40eSStefano Babic 	/* Reset Switch */
1438be4f40eSStefano Babic 	gpio_direction_output(ETH_PHY_RESET , 0);
1448be4f40eSStefano Babic 	mdelay(2);
1458be4f40eSStefano Babic 	gpio_set_value(ETH_PHY_RESET, 1);
1468be4f40eSStefano Babic #endif
1478be4f40eSStefano Babic }
1488be4f40eSStefano Babic 
board_phy_config(struct phy_device * phydev)1498be4f40eSStefano Babic int board_phy_config(struct phy_device *phydev)
1508be4f40eSStefano Babic {
1518be4f40eSStefano Babic 	if (phydev->drv->config)
1528be4f40eSStefano Babic 		phydev->drv->config(phydev);
1538be4f40eSStefano Babic 
1548be4f40eSStefano Babic 	return 0;
1558be4f40eSStefano Babic }
1568be4f40eSStefano Babic 
1578be4f40eSStefano Babic #ifdef CONFIG_MXC_SPI
1588be4f40eSStefano Babic #ifdef CONFIG_TARGET_ZC5202
1598be4f40eSStefano Babic iomux_v3_cfg_t const ecspi1_pads[] = {
1608be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT20__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
1618be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT21__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
1628be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT22__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
1638be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT23__GPIO5_IO17  | MUX_PAD_CTRL(NO_PAD_CTRL),
1648be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT15__GPIO5_IO09  | MUX_PAD_CTRL(NO_PAD_CTRL),
1658be4f40eSStefano Babic };
1668be4f40eSStefano Babic 
1678be4f40eSStefano Babic iomux_v3_cfg_t const ecspi3_pads[] = {
1688be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
1698be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
1708be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
1718be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT7__GPIO4_IO28	 | MUX_PAD_CTRL(SPI_PAD_CTRL),
1728be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT8__GPIO4_IO29	 | MUX_PAD_CTRL(SPI_PAD_CTRL),
1738be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT9__GPIO4_IO30	 | MUX_PAD_CTRL(SPI_PAD_CTRL),
1748be4f40eSStefano Babic 	MX6_PAD_DISP0_DAT10__GPIO4_IO31	 | MUX_PAD_CTRL(SPI_PAD_CTRL),
1758be4f40eSStefano Babic };
1768be4f40eSStefano Babic #endif
1778be4f40eSStefano Babic 
1788be4f40eSStefano Babic iomux_v3_cfg_t const ecspi4_pads[] = {
1798be4f40eSStefano Babic 	MX6_PAD_EIM_D21__ECSPI4_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
1808be4f40eSStefano Babic 	MX6_PAD_EIM_D28__ECSPI4_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
1818be4f40eSStefano Babic 	MX6_PAD_EIM_D22__ECSPI4_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
1828be4f40eSStefano Babic 	MX6_PAD_EIM_D20__GPIO3_IO20  | MUX_PAD_CTRL(NO_PAD_CTRL),
1838be4f40eSStefano Babic };
1848be4f40eSStefano Babic 
board_spi_cs_gpio(unsigned bus,unsigned cs)1858be4f40eSStefano Babic int board_spi_cs_gpio(unsigned bus, unsigned cs)
1868be4f40eSStefano Babic {
1878be4f40eSStefano Babic 	return (bus == CONFIG_SF_DEFAULT_BUS && cs == CONFIG_SF_DEFAULT_CS)
1888be4f40eSStefano Babic 		? (IMX_GPIO_NR(3, 20)) : -1;
1898be4f40eSStefano Babic }
1908be4f40eSStefano Babic 
setup_spi(void)1918be4f40eSStefano Babic static void setup_spi(void)
1928be4f40eSStefano Babic {
1938be4f40eSStefano Babic #ifdef CONFIG_TARGET_ZC5202
1948be4f40eSStefano Babic 	gpio_request(IMX_GPIO_NR(5, 17), "spi_cs0");
1958be4f40eSStefano Babic 	gpio_request(IMX_GPIO_NR(5, 9), "spi_cs1");
1968be4f40eSStefano Babic 	gpio_direction_output(IMX_GPIO_NR(5, 17), 1);
1978be4f40eSStefano Babic 	gpio_direction_output(IMX_GPIO_NR(5, 9), 1);
1988be4f40eSStefano Babic 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
1998be4f40eSStefano Babic #endif
2008be4f40eSStefano Babic 
2018be4f40eSStefano Babic 	gpio_request(IMX_GPIO_NR(3, 20), "spi4_cs0");
2028be4f40eSStefano Babic 	gpio_direction_output(IMX_GPIO_NR(3, 20), 1);
2038be4f40eSStefano Babic 	imx_iomux_v3_setup_multiple_pads(ecspi4_pads, ARRAY_SIZE(ecspi4_pads));
2048be4f40eSStefano Babic 
2058be4f40eSStefano Babic 	enable_spi_clk(true, 3);
2068be4f40eSStefano Babic }
2078be4f40eSStefano Babic #endif
2088be4f40eSStefano Babic 
2098be4f40eSStefano Babic static struct i2c_pads_info i2c_pad_info1 = {
2108be4f40eSStefano Babic 	.scl = {
2118be4f40eSStefano Babic 		.i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | I2C_PAD,
2128be4f40eSStefano Babic 		.gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | I2C_PAD,
2138be4f40eSStefano Babic 		.gp = IMX_GPIO_NR(2, 30)
2148be4f40eSStefano Babic 	},
2158be4f40eSStefano Babic 	.sda = {
2168be4f40eSStefano Babic 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
2178be4f40eSStefano Babic 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
2188be4f40eSStefano Babic 		.gp = IMX_GPIO_NR(4, 13)
2198be4f40eSStefano Babic 	}
2208be4f40eSStefano Babic };
2218be4f40eSStefano Babic 
2228be4f40eSStefano Babic static struct i2c_pads_info i2c_pad_info2 = {
2238be4f40eSStefano Babic 	.scl = {
2248be4f40eSStefano Babic 		.i2c_mode = MX6_PAD_GPIO_5__I2C3_SCL | I2C_PAD,
2258be4f40eSStefano Babic 		.gpio_mode = MX6_PAD_GPIO_5__GPIO1_IO05 | I2C_PAD,
2268be4f40eSStefano Babic 		.gp = IMX_GPIO_NR(1, 5)
2278be4f40eSStefano Babic 	},
2288be4f40eSStefano Babic 	.sda = {
2298be4f40eSStefano Babic 		.i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | I2C_PAD,
2308be4f40eSStefano Babic 		.gpio_mode = MX6_PAD_GPIO_16__GPIO7_IO11 | I2C_PAD,
2318be4f40eSStefano Babic 		.gp = IMX_GPIO_NR(7, 11)
2328be4f40eSStefano Babic 	}
2338be4f40eSStefano Babic };
2348be4f40eSStefano Babic 
2358be4f40eSStefano Babic iomux_v3_cfg_t const usdhc2_pads[] = {
2368be4f40eSStefano Babic 	MX6_PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
2378be4f40eSStefano Babic 	MX6_PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
2388be4f40eSStefano Babic 	MX6_PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
2398be4f40eSStefano Babic 	MX6_PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
2408be4f40eSStefano Babic 	MX6_PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
2418be4f40eSStefano Babic 	MX6_PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
2428be4f40eSStefano Babic 	MX6_PAD_GPIO_4__SD2_CD_B	| MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
2438be4f40eSStefano Babic };
2448be4f40eSStefano Babic 
2458be4f40eSStefano Babic iomux_v3_cfg_t const usdhc4_pads[] = {
2468be4f40eSStefano Babic 	MX6_PAD_SD4_CLK__SD4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2478be4f40eSStefano Babic 	MX6_PAD_SD4_CMD__SD4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2488be4f40eSStefano Babic 	MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2498be4f40eSStefano Babic 	MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2508be4f40eSStefano Babic 	MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2518be4f40eSStefano Babic 	MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2528be4f40eSStefano Babic 	MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2538be4f40eSStefano Babic 	MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2548be4f40eSStefano Babic 	MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2558be4f40eSStefano Babic 	MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
2568be4f40eSStefano Babic };
2578be4f40eSStefano Babic 
2588be4f40eSStefano Babic #ifdef CONFIG_FSL_ESDHC
2598be4f40eSStefano Babic struct fsl_esdhc_cfg usdhc_cfg[2] = {
2608be4f40eSStefano Babic 	{USDHC2_BASE_ADDR},
2618be4f40eSStefano Babic 	{USDHC4_BASE_ADDR},
2628be4f40eSStefano Babic };
2638be4f40eSStefano Babic 
2648be4f40eSStefano Babic #define USDHC2_CD_GPIO	IMX_GPIO_NR(1, 4)
2658be4f40eSStefano Babic 
board_mmc_getcd(struct mmc * mmc)2668be4f40eSStefano Babic int board_mmc_getcd(struct mmc *mmc)
2678be4f40eSStefano Babic {
2688be4f40eSStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
2698be4f40eSStefano Babic 	int ret = 0;
2708be4f40eSStefano Babic 
2718be4f40eSStefano Babic 	switch (cfg->esdhc_base) {
2728be4f40eSStefano Babic 	case USDHC2_BASE_ADDR:
2738be4f40eSStefano Babic 		ret = !gpio_get_value(USDHC2_CD_GPIO);
2748be4f40eSStefano Babic 		break;
2758be4f40eSStefano Babic 	case USDHC4_BASE_ADDR:
2768be4f40eSStefano Babic 		ret = 1; /* eMMC/uSDHC4 is always present */
2778be4f40eSStefano Babic 		break;
2788be4f40eSStefano Babic 	}
2798be4f40eSStefano Babic 
2808be4f40eSStefano Babic 	return ret;
2818be4f40eSStefano Babic }
2828be4f40eSStefano Babic 
board_mmc_init(bd_t * bis)2838be4f40eSStefano Babic int board_mmc_init(bd_t *bis)
2848be4f40eSStefano Babic {
2858be4f40eSStefano Babic #ifndef CONFIG_SPL_BUILD
2868be4f40eSStefano Babic 	int ret;
2878be4f40eSStefano Babic 	int i;
2888be4f40eSStefano Babic 
2898be4f40eSStefano Babic 	/*
2908be4f40eSStefano Babic 	 * According to the board_mmc_init() the following map is done:
2918be4f40eSStefano Babic 	 * (U-boot device node)    (Physical Port)
2928be4f40eSStefano Babic 	 * mmc0                    SD2
2938be4f40eSStefano Babic 	 * mmc1                    SD3
2948be4f40eSStefano Babic 	 * mmc2                    eMMC
2958be4f40eSStefano Babic 	 */
2968be4f40eSStefano Babic 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
2978be4f40eSStefano Babic 		switch (i) {
2988be4f40eSStefano Babic 		case 0:
2998be4f40eSStefano Babic 			imx_iomux_v3_setup_multiple_pads(
3008be4f40eSStefano Babic 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
3018be4f40eSStefano Babic 			gpio_direction_input(USDHC2_CD_GPIO);
3028be4f40eSStefano Babic 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
3038be4f40eSStefano Babic 			break;
3048be4f40eSStefano Babic 		case 1:
3058be4f40eSStefano Babic 			imx_iomux_v3_setup_multiple_pads(
3068be4f40eSStefano Babic 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
3078be4f40eSStefano Babic 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
3088be4f40eSStefano Babic 			break;
3098be4f40eSStefano Babic 		default:
3108be4f40eSStefano Babic 			printf("Warning: you configured more USDHC controllers"
3118be4f40eSStefano Babic 			       "(%d) then supported by the board (%d)\n",
3128be4f40eSStefano Babic 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
3138be4f40eSStefano Babic 			return -EINVAL;
3148be4f40eSStefano Babic 		}
3158be4f40eSStefano Babic 
3168be4f40eSStefano Babic 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
3178be4f40eSStefano Babic 		if (ret)
3188be4f40eSStefano Babic 			return ret;
3198be4f40eSStefano Babic 	}
3208be4f40eSStefano Babic 
3218be4f40eSStefano Babic 	return 0;
3228be4f40eSStefano Babic #else
3238be4f40eSStefano Babic 	struct src *psrc = (struct src *)SRC_BASE_ADDR;
3248be4f40eSStefano Babic 	unsigned reg = readl(&psrc->sbmr1) >> 11;
3258be4f40eSStefano Babic 
3268be4f40eSStefano Babic 	/*
3278be4f40eSStefano Babic 	 * Upon reading BOOT_CFG register the following map is done:
3288be4f40eSStefano Babic 	 * Bit 11 and 12 of BOOT_CFG register can determine the current
3298be4f40eSStefano Babic 	 * mmc port
3308be4f40eSStefano Babic 	 * 0x1                  SD1
3318be4f40eSStefano Babic 	 * 0x2                  SD2
3328be4f40eSStefano Babic 	 * 0x3                  SD4
3338be4f40eSStefano Babic 	 */
3348be4f40eSStefano Babic 
3358be4f40eSStefano Babic 	switch (reg & 0x3) {
3368be4f40eSStefano Babic 	case 0x1:
3378be4f40eSStefano Babic 		imx_iomux_v3_setup_multiple_pads(
3388be4f40eSStefano Babic 			usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
3398be4f40eSStefano Babic 		usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
3408be4f40eSStefano Babic 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
3418be4f40eSStefano Babic 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
3428be4f40eSStefano Babic 		break;
3438be4f40eSStefano Babic 	case 0x3:
3448be4f40eSStefano Babic 		imx_iomux_v3_setup_multiple_pads(
3458be4f40eSStefano Babic 			usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
3468be4f40eSStefano Babic 		usdhc_cfg[0].esdhc_base = USDHC4_BASE_ADDR;
3478be4f40eSStefano Babic 		usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
3488be4f40eSStefano Babic 		gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
3498be4f40eSStefano Babic 		break;
3508be4f40eSStefano Babic 	}
3518be4f40eSStefano Babic 
3528be4f40eSStefano Babic 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
3538be4f40eSStefano Babic #endif
3548be4f40eSStefano Babic 
3558be4f40eSStefano Babic }
3568be4f40eSStefano Babic #endif
3578be4f40eSStefano Babic 
3588be4f40eSStefano Babic 
3598be4f40eSStefano Babic /*
3608be4f40eSStefano Babic  * Do not overwrite the console
3618be4f40eSStefano Babic  * Use always serial for U-Boot console
3628be4f40eSStefano Babic  */
overwrite_console(void)3638be4f40eSStefano Babic int overwrite_console(void)
3648be4f40eSStefano Babic {
3658be4f40eSStefano Babic 	return 1;
3668be4f40eSStefano Babic }
3678be4f40eSStefano Babic 
board_eth_init(bd_t * bis)3688be4f40eSStefano Babic int board_eth_init(bd_t *bis)
3698be4f40eSStefano Babic {
3708be4f40eSStefano Babic 	setup_iomux_enet();
3718be4f40eSStefano Babic 	enable_enet_clk(1);
3728be4f40eSStefano Babic 
3738be4f40eSStefano Babic 	return cpu_eth_init(bis);
3748be4f40eSStefano Babic }
3758be4f40eSStefano Babic 
board_early_init_f(void)3768be4f40eSStefano Babic int board_early_init_f(void)
3778be4f40eSStefano Babic {
3788be4f40eSStefano Babic 
3798be4f40eSStefano Babic 	setup_iomux_uart();
3808be4f40eSStefano Babic 	setup_spi();
3818be4f40eSStefano Babic 
3828be4f40eSStefano Babic 	return 0;
3838be4f40eSStefano Babic }
3848be4f40eSStefano Babic 
board_init(void)3858be4f40eSStefano Babic int board_init(void)
3868be4f40eSStefano Babic {
3878be4f40eSStefano Babic 	/* address of boot parameters */
3888be4f40eSStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
3898be4f40eSStefano Babic 
3908be4f40eSStefano Babic 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
3918be4f40eSStefano Babic 	setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
3928be4f40eSStefano Babic 
3938be4f40eSStefano Babic 	return 0;
3948be4f40eSStefano Babic }
3958be4f40eSStefano Babic 
power_init_board(void)3968be4f40eSStefano Babic int power_init_board(void)
3978be4f40eSStefano Babic {
3988be4f40eSStefano Babic 	struct pmic *p;
3998be4f40eSStefano Babic 	int ret;
4008be4f40eSStefano Babic 	unsigned int reg;
4018be4f40eSStefano Babic 
4028be4f40eSStefano Babic 	ret = power_pfuze100_init(I2C_PMIC);
4038be4f40eSStefano Babic 	if (ret)
4048be4f40eSStefano Babic 		return ret;
4058be4f40eSStefano Babic 
4068be4f40eSStefano Babic 	p = pmic_get("PFUZE100");
4078be4f40eSStefano Babic 	ret = pmic_probe(p);
4088be4f40eSStefano Babic 	if (ret)
4098be4f40eSStefano Babic 		return ret;
4108be4f40eSStefano Babic 
4118be4f40eSStefano Babic 	pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
4128be4f40eSStefano Babic 	printf("PMIC:  PFUZE100 ID=0x%02x\n", reg);
4138be4f40eSStefano Babic 
4148be4f40eSStefano Babic 	/* Increase VGEN3 from 2.5 to 2.8V */
4158be4f40eSStefano Babic 	pmic_reg_read(p, PFUZE100_VGEN3VOL, &reg);
4168be4f40eSStefano Babic 	reg &= ~LDO_VOL_MASK;
4178be4f40eSStefano Babic 	reg |= LDOB_2_80V;
4188be4f40eSStefano Babic 	pmic_reg_write(p, PFUZE100_VGEN3VOL, reg);
4198be4f40eSStefano Babic 
4208be4f40eSStefano Babic 	/* Increase VGEN5 from 2.8 to 3V */
4218be4f40eSStefano Babic 	pmic_reg_read(p, PFUZE100_VGEN5VOL, &reg);
4228be4f40eSStefano Babic 	reg &= ~LDO_VOL_MASK;
4238be4f40eSStefano Babic 	reg |= LDOB_3_00V;
4248be4f40eSStefano Babic 	pmic_reg_write(p, PFUZE100_VGEN5VOL, reg);
4258be4f40eSStefano Babic 
4268be4f40eSStefano Babic 	/* Set SW1AB stanby volage to 0.975V */
4278be4f40eSStefano Babic 	pmic_reg_read(p, PFUZE100_SW1ABSTBY, &reg);
4288be4f40eSStefano Babic 	reg &= ~SW1x_STBY_MASK;
4298be4f40eSStefano Babic 	reg |= SW1x_0_975V;
4308be4f40eSStefano Babic 	pmic_reg_write(p, PFUZE100_SW1ABSTBY, reg);
4318be4f40eSStefano Babic 
4328be4f40eSStefano Babic 	/* Set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
4338be4f40eSStefano Babic 	pmic_reg_read(p, PFUZE100_SW1ABCONF, &reg);
4348be4f40eSStefano Babic 	reg &= ~SW1xCONF_DVSSPEED_MASK;
4358be4f40eSStefano Babic 	reg |= SW1xCONF_DVSSPEED_4US;
4368be4f40eSStefano Babic 	pmic_reg_write(p, PFUZE100_SW1ABCONF, reg);
4378be4f40eSStefano Babic 
4388be4f40eSStefano Babic 	/* Set SW1C standby voltage to 0.975V */
4398be4f40eSStefano Babic 	pmic_reg_read(p, PFUZE100_SW1CSTBY, &reg);
4408be4f40eSStefano Babic 	reg &= ~SW1x_STBY_MASK;
4418be4f40eSStefano Babic 	reg |= SW1x_0_975V;
4428be4f40eSStefano Babic 	pmic_reg_write(p, PFUZE100_SW1CSTBY, reg);
4438be4f40eSStefano Babic 
4448be4f40eSStefano Babic 	/* Set SW1C/VDDSOC step ramp up time from 16us to 4us/25mV */
4458be4f40eSStefano Babic 	pmic_reg_read(p, PFUZE100_SW1CCONF, &reg);
4468be4f40eSStefano Babic 	reg &= ~SW1xCONF_DVSSPEED_MASK;
4478be4f40eSStefano Babic 	reg |= SW1xCONF_DVSSPEED_4US;
4488be4f40eSStefano Babic 	pmic_reg_write(p, PFUZE100_SW1CCONF, reg);
4498be4f40eSStefano Babic 
4508be4f40eSStefano Babic 	return 0;
4518be4f40eSStefano Babic }
4528be4f40eSStefano Babic 
4538be4f40eSStefano Babic #ifdef CONFIG_CMD_BMODE
4548be4f40eSStefano Babic static const struct boot_mode board_boot_modes[] = {
4558be4f40eSStefano Babic 	/* 4 bit bus width */
4568be4f40eSStefano Babic 	{"sd2",	 MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
4578be4f40eSStefano Babic 	/* 8 bit bus width */
4588be4f40eSStefano Babic 	{"emmc", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
4598be4f40eSStefano Babic 	{NULL,	 0},
4608be4f40eSStefano Babic };
4618be4f40eSStefano Babic #endif
4628be4f40eSStefano Babic 
board_late_init(void)4638be4f40eSStefano Babic int board_late_init(void)
4648be4f40eSStefano Babic {
4658be4f40eSStefano Babic #ifdef CONFIG_CMD_BMODE
4668be4f40eSStefano Babic 	add_board_boot_modes(board_boot_modes);
4678be4f40eSStefano Babic #endif
4688be4f40eSStefano Babic 
469382bee57SSimon Glass 	env_set("board_name", BOARD_NAME);
4708be4f40eSStefano Babic 	return 0;
4718be4f40eSStefano Babic }
4728be4f40eSStefano Babic 
checkboard(void)4738be4f40eSStefano Babic int checkboard(void)
4748be4f40eSStefano Babic {
4758be4f40eSStefano Babic 	puts("Board: ");
4768be4f40eSStefano Babic 	puts(BOARD_NAME "\n");
4778be4f40eSStefano Babic 
4788be4f40eSStefano Babic 	return 0;
4798be4f40eSStefano Babic }
4808be4f40eSStefano Babic 
4818be4f40eSStefano Babic #ifdef CONFIG_SPL_BUILD
4828be4f40eSStefano Babic #include <spl.h>
483b08c8c48SMasahiro Yamada #include <linux/libfdt.h>
4848be4f40eSStefano Babic 
4858be4f40eSStefano Babic const struct mx6dq_iomux_ddr_regs mx6_ddr_ioregs = {
4868be4f40eSStefano Babic 	.dram_sdclk_0 =  0x00020030,
4878be4f40eSStefano Babic 	.dram_sdclk_1 =  0x00020030,
4888be4f40eSStefano Babic 	.dram_cas =  0x00020030,
4898be4f40eSStefano Babic 	.dram_ras =  0x00020030,
4908be4f40eSStefano Babic 	.dram_reset =  0x00020030,
4918be4f40eSStefano Babic 	.dram_sdcke0 =  0x00003000,
4928be4f40eSStefano Babic 	.dram_sdcke1 =  0x00003000,
4938be4f40eSStefano Babic 	.dram_sdba2 =  0x00000000,
4948be4f40eSStefano Babic 	.dram_sdodt0 =  0x00003030,
4958be4f40eSStefano Babic 	.dram_sdodt1 =  0x00003030,
4968be4f40eSStefano Babic 	.dram_sdqs0 =  0x00000030,
4978be4f40eSStefano Babic 	.dram_sdqs1 =  0x00000030,
4988be4f40eSStefano Babic 	.dram_sdqs2 =  0x00000030,
4998be4f40eSStefano Babic 	.dram_sdqs3 =  0x00000030,
5008be4f40eSStefano Babic 	.dram_sdqs4 =  0x00000030,
5018be4f40eSStefano Babic 	.dram_sdqs5 =  0x00000030,
5028be4f40eSStefano Babic 	.dram_sdqs6 =  0x00000030,
5038be4f40eSStefano Babic 	.dram_sdqs7 =  0x00000030,
5048be4f40eSStefano Babic 	.dram_dqm0 =  0x00020030,
5058be4f40eSStefano Babic 	.dram_dqm1 =  0x00020030,
5068be4f40eSStefano Babic 	.dram_dqm2 =  0x00020030,
5078be4f40eSStefano Babic 	.dram_dqm3 =  0x00020030,
5088be4f40eSStefano Babic 	.dram_dqm4 =  0x00020030,
5098be4f40eSStefano Babic 	.dram_dqm5 =  0x00020030,
5108be4f40eSStefano Babic 	.dram_dqm6 =  0x00020030,
5118be4f40eSStefano Babic 	.dram_dqm7 =  0x00020030,
5128be4f40eSStefano Babic };
5138be4f40eSStefano Babic 
5148be4f40eSStefano Babic const struct mx6dq_iomux_grp_regs mx6_grp_ioregs = {
5158be4f40eSStefano Babic 	.grp_ddr_type =  0x000C0000,
5168be4f40eSStefano Babic 	.grp_ddrmode_ctl =  0x00020000,
5178be4f40eSStefano Babic 	.grp_ddrpke =  0x00000000,
5188be4f40eSStefano Babic 	.grp_addds =  0x00000030,
5198be4f40eSStefano Babic 	.grp_ctlds =  0x00000030,
5208be4f40eSStefano Babic 	.grp_ddrmode =  0x00020000,
5218be4f40eSStefano Babic 	.grp_b0ds =  0x00000030,
5228be4f40eSStefano Babic 	.grp_b1ds =  0x00000030,
5238be4f40eSStefano Babic 	.grp_b2ds =  0x00000030,
5248be4f40eSStefano Babic 	.grp_b3ds =  0x00000030,
5258be4f40eSStefano Babic 	.grp_b4ds =  0x00000030,
5268be4f40eSStefano Babic 	.grp_b5ds =  0x00000030,
5278be4f40eSStefano Babic 	.grp_b6ds =  0x00000030,
5288be4f40eSStefano Babic 	.grp_b7ds =  0x00000030,
5298be4f40eSStefano Babic };
5308be4f40eSStefano Babic 
5318be4f40eSStefano Babic const struct mx6_mmdc_calibration mx6_mmcd_calib = {
5328be4f40eSStefano Babic 	.p0_mpwldectrl0 =  0x001F001F,
5338be4f40eSStefano Babic 	.p0_mpwldectrl1 =  0x001F001F,
5348be4f40eSStefano Babic 	.p1_mpwldectrl0 =  0x00440044,
5358be4f40eSStefano Babic 	.p1_mpwldectrl1 =  0x00440044,
5368be4f40eSStefano Babic 	.p0_mpdgctrl0 =  0x434B0350,
5378be4f40eSStefano Babic 	.p0_mpdgctrl1 =  0x034C0359,
5388be4f40eSStefano Babic 	.p1_mpdgctrl0 =  0x434B0350,
5398be4f40eSStefano Babic 	.p1_mpdgctrl1 =  0x03650348,
5408be4f40eSStefano Babic 	.p0_mprddlctl =  0x4436383B,
5418be4f40eSStefano Babic 	.p1_mprddlctl =  0x39393341,
5428be4f40eSStefano Babic 	.p0_mpwrdlctl =  0x35373933,
5438be4f40eSStefano Babic 	.p1_mpwrdlctl =  0x48254A36,
5448be4f40eSStefano Babic };
5458be4f40eSStefano Babic 
5468be4f40eSStefano Babic /* MT41K128M16JT-125 */
5478be4f40eSStefano Babic static struct mx6_ddr3_cfg mem_ddr = {
5488be4f40eSStefano Babic 	.mem_speed = 1600,
5498be4f40eSStefano Babic 	.density = 2,
5508be4f40eSStefano Babic 	.width = 16,
5518be4f40eSStefano Babic 	.banks = 8,
5528be4f40eSStefano Babic 	.rowaddr = 14,
5538be4f40eSStefano Babic 	.coladdr = 10,
5548be4f40eSStefano Babic 	.pagesz = 2,
5558be4f40eSStefano Babic 	.trcd = 1375,
5568be4f40eSStefano Babic 	.trcmin = 4875,
5578be4f40eSStefano Babic 	.trasmin = 3500,
5588be4f40eSStefano Babic };
5598be4f40eSStefano Babic 
ccgr_init(void)5608be4f40eSStefano Babic static void ccgr_init(void)
5618be4f40eSStefano Babic {
5628be4f40eSStefano Babic 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
5638be4f40eSStefano Babic 
5648be4f40eSStefano Babic 	writel(0x00C03F3F, &ccm->CCGR0);
5658be4f40eSStefano Babic 	writel(0x0030FC03, &ccm->CCGR1);
5668be4f40eSStefano Babic 	writel(0x0FFFC000, &ccm->CCGR2);
5678be4f40eSStefano Babic 	writel(0x3FF00000, &ccm->CCGR3);
5688be4f40eSStefano Babic 	writel(0x00FFF300, &ccm->CCGR4);
5698be4f40eSStefano Babic 	writel(0x0F0000C3, &ccm->CCGR5);
5708be4f40eSStefano Babic 	writel(0x000003FF, &ccm->CCGR6);
5718be4f40eSStefano Babic }
5728be4f40eSStefano Babic 
5738be4f40eSStefano Babic /*
5748be4f40eSStefano Babic  * This section requires the differentiation between iMX6 Sabre boards, but
5758be4f40eSStefano Babic  * for now, it will configure only for the mx6q variant.
5768be4f40eSStefano Babic  */
spl_dram_init(void)5778be4f40eSStefano Babic static void spl_dram_init(void)
5788be4f40eSStefano Babic {
5798be4f40eSStefano Babic 	struct mx6_ddr_sysinfo sysinfo = {
5808be4f40eSStefano Babic 		/* width of data bus:0=16,1=32,2=64 */
5818be4f40eSStefano Babic 		.dsize = 2,
5828be4f40eSStefano Babic 		/* config for full 4GB range so that get_mem_size() works */
5838be4f40eSStefano Babic 		.cs_density = 32, /* 32Gb per CS */
5848be4f40eSStefano Babic 		/* single chip select */
5858be4f40eSStefano Babic 		.ncs = 1,
5868be4f40eSStefano Babic 		.cs1_mirror = 0,
5878be4f40eSStefano Babic 		.rtt_wr = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Wr = RZQ/4 */
5888be4f40eSStefano Babic 		.rtt_nom = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Nom = RZQ/4 */
5898be4f40eSStefano Babic 		.walat = 1,	/* Write additional latency */
5908be4f40eSStefano Babic 		.ralat = 5,	/* Read additional latency */
5918be4f40eSStefano Babic 		.mif3_mode = 3,	/* Command prediction working mode */
5928be4f40eSStefano Babic 		.bi_on = 1,	/* Bank interleaving enabled */
5938be4f40eSStefano Babic 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
5948be4f40eSStefano Babic 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
5958be4f40eSStefano Babic 		.ddr_type = DDR_TYPE_DDR3,
596edf00937SFabio Estevam 		.refsel = 1,	/* Refresh cycles at 32KHz */
597edf00937SFabio Estevam 		.refr = 7,	/* 8 refresh commands per refresh cycle */
5988be4f40eSStefano Babic 	};
5998be4f40eSStefano Babic 
6008be4f40eSStefano Babic 	mx6dq_dram_iocfg(64, &mx6_ddr_ioregs, &mx6_grp_ioregs);
6018be4f40eSStefano Babic 	mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
6028be4f40eSStefano Babic }
6038be4f40eSStefano Babic 
board_init_f(ulong dummy)6048be4f40eSStefano Babic void board_init_f(ulong dummy)
6058be4f40eSStefano Babic {
6068be4f40eSStefano Babic 	/* setup AIPS and disable watchdog */
6078be4f40eSStefano Babic 	arch_cpu_init();
6088be4f40eSStefano Babic 
6098be4f40eSStefano Babic 	ccgr_init();
6108be4f40eSStefano Babic 	gpr_init();
6118be4f40eSStefano Babic 
6128be4f40eSStefano Babic 	/* iomux and setup of i2c */
6138be4f40eSStefano Babic 	board_early_init_f();
6148be4f40eSStefano Babic 
6158be4f40eSStefano Babic 	/* setup GP timer */
6168be4f40eSStefano Babic 	timer_init();
6178be4f40eSStefano Babic 
6188be4f40eSStefano Babic 	/* UART clocks enabled and gd valid - init serial console */
6198be4f40eSStefano Babic 	preloader_console_init();
6208be4f40eSStefano Babic 
6218be4f40eSStefano Babic 	/* DDR initialization */
6228be4f40eSStefano Babic 	spl_dram_init();
6238be4f40eSStefano Babic 
6248be4f40eSStefano Babic 	/* Clear the BSS. */
6258be4f40eSStefano Babic 	memset(__bss_start, 0, __bss_end - __bss_start);
6268be4f40eSStefano Babic 
6278be4f40eSStefano Babic 	/* load/boot image from boot device */
6288be4f40eSStefano Babic 	board_init_r(NULL, 0);
6298be4f40eSStefano Babic }
6308be4f40eSStefano Babic 
6318be4f40eSStefano Babic #endif
632