xref: /openbmc/u-boot/board/davinci/da8xxevm/da850evm.c (revision ecc98ec18c5b23b399e4aa12d252b719ea4aedb1)
189b765c7SSudhakar Rajashekhara /*
289b765c7SSudhakar Rajashekhara  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
389b765c7SSudhakar Rajashekhara  *
489b765c7SSudhakar Rajashekhara  * Based on da830evm.c. Original Copyrights follow:
589b765c7SSudhakar Rajashekhara  *
689b765c7SSudhakar Rajashekhara  * Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com>
789b765c7SSudhakar Rajashekhara  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
889b765c7SSudhakar Rajashekhara  *
989b765c7SSudhakar Rajashekhara  * This program is free software; you can redistribute it and/or modify
1089b765c7SSudhakar Rajashekhara  * it under the terms of the GNU General Public License as published by
1189b765c7SSudhakar Rajashekhara  * the Free Software Foundation; either version 2 of the License, or
1289b765c7SSudhakar Rajashekhara  * (at your option) any later version.
1389b765c7SSudhakar Rajashekhara  *
1489b765c7SSudhakar Rajashekhara  * This program is distributed in the hope that it will be useful,
1589b765c7SSudhakar Rajashekhara  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1689b765c7SSudhakar Rajashekhara  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1789b765c7SSudhakar Rajashekhara  * GNU General Public License for more details.
1889b765c7SSudhakar Rajashekhara  *
1989b765c7SSudhakar Rajashekhara  * You should have received a copy of the GNU General Public License
2089b765c7SSudhakar Rajashekhara  * along with this program; if not, write to the Free Software
2189b765c7SSudhakar Rajashekhara  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
2289b765c7SSudhakar Rajashekhara  */
2389b765c7SSudhakar Rajashekhara 
2489b765c7SSudhakar Rajashekhara #include <common.h>
2589b765c7SSudhakar Rajashekhara #include <i2c.h>
263d248d37SBen Gardiner #include <net.h>
273d248d37SBen Gardiner #include <netdev.h>
2838fed6eeSHadli, Manjunath #include <spi.h>
2938fed6eeSHadli, Manjunath #include <spi_flash.h>
3089b765c7SSudhakar Rajashekhara #include <asm/arch/hardware.h>
31a3f88293SBen Gardiner #include <asm/arch/emif_defs.h>
323d248d37SBen Gardiner #include <asm/arch/emac_defs.h>
3352b0f877SChristian Riesch #include <asm/arch/pinmux_defs.h>
3489b765c7SSudhakar Rajashekhara #include <asm/io.h>
35d7f9b503SSughosh Ganu #include <asm/arch/davinci_misc.h>
3638fed6eeSHadli, Manjunath #include <asm/errno.h>
37cf2c24e3SNagabhushana Netagunte #include <hwconfig.h>
3889b765c7SSudhakar Rajashekhara 
39*ecc98ec1SLad, Prabhakar #ifdef CONFIG_DAVINCI_MMC
40*ecc98ec1SLad, Prabhakar #include <mmc.h>
41*ecc98ec1SLad, Prabhakar #include <asm/arch/sdmmc_defs.h>
42*ecc98ec1SLad, Prabhakar #endif
43*ecc98ec1SLad, Prabhakar 
4489b765c7SSudhakar Rajashekhara DECLARE_GLOBAL_DATA_PTR;
4589b765c7SSudhakar Rajashekhara 
463d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC
47d2607401SSudhakar Rajashekhara #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
48d2607401SSudhakar Rajashekhara #define HAS_RMII 1
49d2607401SSudhakar Rajashekhara #else
50d2607401SSudhakar Rajashekhara #define HAS_RMII 0
51d2607401SSudhakar Rajashekhara #endif
52d2607401SSudhakar Rajashekhara #endif /* CONFIG_DRIVER_TI_EMAC */
53d2607401SSudhakar Rajashekhara 
5438fed6eeSHadli, Manjunath #define CFG_MAC_ADDR_SPI_BUS	0
5538fed6eeSHadli, Manjunath #define CFG_MAC_ADDR_SPI_CS	0
5638fed6eeSHadli, Manjunath #define CFG_MAC_ADDR_SPI_MAX_HZ	CONFIG_SF_DEFAULT_SPEED
5738fed6eeSHadli, Manjunath #define CFG_MAC_ADDR_SPI_MODE	SPI_MODE_3
5838fed6eeSHadli, Manjunath 
5938fed6eeSHadli, Manjunath #define CFG_MAC_ADDR_OFFSET	(flash->size - SZ_64K)
6038fed6eeSHadli, Manjunath 
6138fed6eeSHadli, Manjunath #ifdef CONFIG_MAC_ADDR_IN_SPIFLASH
6238fed6eeSHadli, Manjunath static int get_mac_addr(u8 *addr)
6338fed6eeSHadli, Manjunath {
6438fed6eeSHadli, Manjunath 	struct spi_flash *flash;
6538fed6eeSHadli, Manjunath 	int ret;
6638fed6eeSHadli, Manjunath 
6738fed6eeSHadli, Manjunath 	flash = spi_flash_probe(CFG_MAC_ADDR_SPI_BUS, CFG_MAC_ADDR_SPI_CS,
6838fed6eeSHadli, Manjunath 			CFG_MAC_ADDR_SPI_MAX_HZ, CFG_MAC_ADDR_SPI_MODE);
6938fed6eeSHadli, Manjunath 	if (!flash) {
7038fed6eeSHadli, Manjunath 		printf("Error - unable to probe SPI flash.\n");
7138fed6eeSHadli, Manjunath 		return -1;
7238fed6eeSHadli, Manjunath 	}
7338fed6eeSHadli, Manjunath 
7438fed6eeSHadli, Manjunath 	ret = spi_flash_read(flash, CFG_MAC_ADDR_OFFSET, 6, addr);
7538fed6eeSHadli, Manjunath 	if (ret) {
7638fed6eeSHadli, Manjunath 		printf("Error - unable to read MAC address from SPI flash.\n");
7738fed6eeSHadli, Manjunath 		return -1;
7838fed6eeSHadli, Manjunath 	}
7938fed6eeSHadli, Manjunath 
8038fed6eeSHadli, Manjunath 	return ret;
8138fed6eeSHadli, Manjunath }
8238fed6eeSHadli, Manjunath #endif
8338fed6eeSHadli, Manjunath 
84cf2c24e3SNagabhushana Netagunte void dsp_lpsc_on(unsigned domain, unsigned int id)
85cf2c24e3SNagabhushana Netagunte {
86cf2c24e3SNagabhushana Netagunte 	dv_reg_p mdstat, mdctl, ptstat, ptcmd;
87cf2c24e3SNagabhushana Netagunte 	struct davinci_psc_regs *psc_regs;
88cf2c24e3SNagabhushana Netagunte 
89cf2c24e3SNagabhushana Netagunte 	psc_regs = davinci_psc0_regs;
90cf2c24e3SNagabhushana Netagunte 	mdstat = &psc_regs->psc0.mdstat[id];
91cf2c24e3SNagabhushana Netagunte 	mdctl = &psc_regs->psc0.mdctl[id];
92cf2c24e3SNagabhushana Netagunte 	ptstat = &psc_regs->ptstat;
93cf2c24e3SNagabhushana Netagunte 	ptcmd = &psc_regs->ptcmd;
94cf2c24e3SNagabhushana Netagunte 
95cf2c24e3SNagabhushana Netagunte 	while (*ptstat & (0x1 << domain))
96cf2c24e3SNagabhushana Netagunte 		;
97cf2c24e3SNagabhushana Netagunte 
98cf2c24e3SNagabhushana Netagunte 	if ((*mdstat & 0x1f) == 0x03)
99cf2c24e3SNagabhushana Netagunte 		return;                 /* Already on and enabled */
100cf2c24e3SNagabhushana Netagunte 
101cf2c24e3SNagabhushana Netagunte 	*mdctl |= 0x03;
102cf2c24e3SNagabhushana Netagunte 
103cf2c24e3SNagabhushana Netagunte 	*ptcmd = 0x1 << domain;
104cf2c24e3SNagabhushana Netagunte 
105cf2c24e3SNagabhushana Netagunte 	while (*ptstat & (0x1 << domain))
106cf2c24e3SNagabhushana Netagunte 		;
107cf2c24e3SNagabhushana Netagunte 	while ((*mdstat & 0x1f) != 0x03)
108cf2c24e3SNagabhushana Netagunte 		;		/* Probably an overkill... */
109cf2c24e3SNagabhushana Netagunte }
110cf2c24e3SNagabhushana Netagunte 
111cf2c24e3SNagabhushana Netagunte static void dspwake(void)
112cf2c24e3SNagabhushana Netagunte {
113cf2c24e3SNagabhushana Netagunte 	unsigned *resetvect = (unsigned *)DAVINCI_L3CBARAM_BASE;
114cf2c24e3SNagabhushana Netagunte 	u32 val;
115cf2c24e3SNagabhushana Netagunte 
116cf2c24e3SNagabhushana Netagunte 	/* if the device is ARM only, return */
117cf2c24e3SNagabhushana Netagunte 	if ((readl(CHIP_REV_ID_REG) & 0x3f) == 0x10)
118cf2c24e3SNagabhushana Netagunte 		return;
119cf2c24e3SNagabhushana Netagunte 
120cf2c24e3SNagabhushana Netagunte 	if (hwconfig_subarg_cmp_f("dsp", "wake", "no", NULL))
121cf2c24e3SNagabhushana Netagunte 		return;
122cf2c24e3SNagabhushana Netagunte 
123cf2c24e3SNagabhushana Netagunte 	*resetvect++ = 0x1E000; /* DSP Idle */
124cf2c24e3SNagabhushana Netagunte 	/* clear out the next 10 words as NOP */
125cf2c24e3SNagabhushana Netagunte 	memset(resetvect, 0, sizeof(unsigned) *10);
126cf2c24e3SNagabhushana Netagunte 
127cf2c24e3SNagabhushana Netagunte 	/* setup the DSP reset vector */
128cf2c24e3SNagabhushana Netagunte 	writel(DAVINCI_L3CBARAM_BASE, HOST1CFG);
129cf2c24e3SNagabhushana Netagunte 
130cf2c24e3SNagabhushana Netagunte 	dsp_lpsc_on(1, DAVINCI_LPSC_GEM);
131cf2c24e3SNagabhushana Netagunte 	val = readl(PSC0_MDCTL + (15 * 4));
132cf2c24e3SNagabhushana Netagunte 	val |= 0x100;
133cf2c24e3SNagabhushana Netagunte 	writel(val, (PSC0_MDCTL + (15 * 4)));
134cf2c24e3SNagabhushana Netagunte }
135cf2c24e3SNagabhushana Netagunte 
136cf2c24e3SNagabhushana Netagunte int misc_init_r(void)
137cf2c24e3SNagabhushana Netagunte {
138cf2c24e3SNagabhushana Netagunte 	dspwake();
13938fed6eeSHadli, Manjunath 
140206a1038SHadli, Manjunath #if defined(CONFIG_MAC_ADDR_IN_SPIFLASH) || defined(CONFIG_MAC_ADDR_IN_EEPROM)
141206a1038SHadli, Manjunath 
14238fed6eeSHadli, Manjunath 	uchar env_enetaddr[6];
14338fed6eeSHadli, Manjunath 	int enetaddr_found;
144206a1038SHadli, Manjunath 
145206a1038SHadli, Manjunath 	enetaddr_found = eth_getenv_enetaddr("ethaddr", env_enetaddr);
146206a1038SHadli, Manjunath 
147206a1038SHadli, Manjunath #ifdef CONFIG_MAC_ADDR_IN_SPIFLASH
14838fed6eeSHadli, Manjunath 	int spi_mac_read;
14938fed6eeSHadli, Manjunath 	uchar buff[6];
15038fed6eeSHadli, Manjunath 
15138fed6eeSHadli, Manjunath 	spi_mac_read = get_mac_addr(buff);
15238fed6eeSHadli, Manjunath 
15338fed6eeSHadli, Manjunath 	/*
15438fed6eeSHadli, Manjunath 	 * MAC address not present in the environment
15538fed6eeSHadli, Manjunath 	 * try and read the MAC address from SPI flash
15638fed6eeSHadli, Manjunath 	 * and set it.
15738fed6eeSHadli, Manjunath 	 */
15838fed6eeSHadli, Manjunath 	if (!enetaddr_found) {
15938fed6eeSHadli, Manjunath 		if (!spi_mac_read) {
16038fed6eeSHadli, Manjunath 			if (is_valid_ether_addr(buff)) {
16138fed6eeSHadli, Manjunath 				if (eth_setenv_enetaddr("ethaddr", buff)) {
16238fed6eeSHadli, Manjunath 					printf("Warning: Failed to "
16338fed6eeSHadli, Manjunath 					"set MAC address from SPI flash\n");
16438fed6eeSHadli, Manjunath 				}
16538fed6eeSHadli, Manjunath 			} else {
16638fed6eeSHadli, Manjunath 					printf("Warning: Invalid "
16738fed6eeSHadli, Manjunath 					"MAC address read from SPI flash\n");
16838fed6eeSHadli, Manjunath 			}
16938fed6eeSHadli, Manjunath 		}
17038fed6eeSHadli, Manjunath 	} else {
17138fed6eeSHadli, Manjunath 		/*
17238fed6eeSHadli, Manjunath 		 * MAC address present in environment compare it with
17338fed6eeSHadli, Manjunath 		 * the MAC address in SPI flash and warn on mismatch
17438fed6eeSHadli, Manjunath 		 */
17538fed6eeSHadli, Manjunath 		if (!spi_mac_read && is_valid_ether_addr(buff) &&
17638fed6eeSHadli, Manjunath 						memcmp(env_enetaddr, buff, 6))
17738fed6eeSHadli, Manjunath 			printf("Warning: MAC address in SPI flash don't match "
17838fed6eeSHadli, Manjunath 					"with the MAC address in the environment\n");
17938fed6eeSHadli, Manjunath 			printf("Default using MAC address from environment\n");
18038fed6eeSHadli, Manjunath 	}
18138fed6eeSHadli, Manjunath #endif
182206a1038SHadli, Manjunath 	uint8_t enetaddr[8];
183206a1038SHadli, Manjunath 	int eeprom_mac_read;
184206a1038SHadli, Manjunath 
185206a1038SHadli, Manjunath 	/* Read Ethernet MAC address from EEPROM */
186206a1038SHadli, Manjunath 	eeprom_mac_read = dvevm_read_mac_address(enetaddr);
187206a1038SHadli, Manjunath 
188206a1038SHadli, Manjunath 	/*
189206a1038SHadli, Manjunath 	 * MAC address not present in the environment
190206a1038SHadli, Manjunath 	 * try and read the MAC address from EEPROM flash
191206a1038SHadli, Manjunath 	 * and set it.
192206a1038SHadli, Manjunath 	 */
193206a1038SHadli, Manjunath 	if (!enetaddr_found) {
194206a1038SHadli, Manjunath 		if (eeprom_mac_read)
195206a1038SHadli, Manjunath 			/* Set Ethernet MAC address from EEPROM */
196206a1038SHadli, Manjunath 			davinci_sync_env_enetaddr(enetaddr);
197206a1038SHadli, Manjunath 	} else {
198206a1038SHadli, Manjunath 		/*
199206a1038SHadli, Manjunath 		 * MAC address present in environment compare it with
200206a1038SHadli, Manjunath 		 * the MAC address in EEPROM and warn on mismatch
201206a1038SHadli, Manjunath 		 */
202206a1038SHadli, Manjunath 		if (eeprom_mac_read && memcmp(enetaddr, env_enetaddr, 6))
203206a1038SHadli, Manjunath 			printf("Warning: MAC address in EEPROM don't match "
204206a1038SHadli, Manjunath 					"with the MAC address in the environment\n");
205206a1038SHadli, Manjunath 			printf("Default using MAC address from environment\n");
206206a1038SHadli, Manjunath 	}
207206a1038SHadli, Manjunath 
208206a1038SHadli, Manjunath #endif
209cf2c24e3SNagabhushana Netagunte 	return 0;
210cf2c24e3SNagabhushana Netagunte }
211cf2c24e3SNagabhushana Netagunte 
212*ecc98ec1SLad, Prabhakar #ifdef CONFIG_DAVINCI_MMC
213*ecc98ec1SLad, Prabhakar static struct davinci_mmc mmc_sd0 = {
214*ecc98ec1SLad, Prabhakar 	.reg_base = (struct davinci_mmc_regs *)DAVINCI_MMC_SD0_BASE,
215*ecc98ec1SLad, Prabhakar 	.host_caps = MMC_MODE_4BIT,     /* DA850 supports only 4-bit SD/MMC */
216*ecc98ec1SLad, Prabhakar 	.voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
217*ecc98ec1SLad, Prabhakar 	.version = MMC_CTLR_VERSION_2,
218*ecc98ec1SLad, Prabhakar };
219*ecc98ec1SLad, Prabhakar 
220*ecc98ec1SLad, Prabhakar int board_mmc_init(bd_t *bis)
221*ecc98ec1SLad, Prabhakar {
222*ecc98ec1SLad, Prabhakar 	mmc_sd0.input_clk = clk_get(DAVINCI_MMCSD_CLKID);
223*ecc98ec1SLad, Prabhakar 
224*ecc98ec1SLad, Prabhakar 	/* Add slot-0 to mmc subsystem */
225*ecc98ec1SLad, Prabhakar 	return davinci_mmc_init(bis, &mmc_sd0);
226*ecc98ec1SLad, Prabhakar }
227*ecc98ec1SLad, Prabhakar #endif
228*ecc98ec1SLad, Prabhakar 
22952b0f877SChristian Riesch static const struct pinmux_config gpio_pins[] = {
23052b0f877SChristian Riesch #ifdef CONFIG_USE_NOR
23152b0f877SChristian Riesch 	/* GP0[11] is required for NOR to work on Rev 3 EVMs */
23252b0f877SChristian Riesch 	{ pinmux(0), 8, 4 },	/* GP0[11] */
23352b0f877SChristian Riesch #endif
234*ecc98ec1SLad, Prabhakar #ifdef CONFIG_DAVINCI_MMC
235*ecc98ec1SLad, Prabhakar 	/* GP0[11] is required for SD to work on Rev 3 EVMs */
236*ecc98ec1SLad, Prabhakar 	{ pinmux(0),  8, 4 },	/* GP0[11] */
237*ecc98ec1SLad, Prabhakar #endif
23852b0f877SChristian Riesch };
23952b0f877SChristian Riesch 
2403d2c8e6cSChristian Riesch const struct pinmux_resource pinmuxes[] = {
241591d8019SChristian Riesch #ifdef CONFIG_DRIVER_TI_EMAC
24252b0f877SChristian Riesch 	PINMUX_ITEM(emac_pins_mdio),
24352b0f877SChristian Riesch #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
24452b0f877SChristian Riesch 	PINMUX_ITEM(emac_pins_rmii),
24552b0f877SChristian Riesch #else
24652b0f877SChristian Riesch 	PINMUX_ITEM(emac_pins_mii),
24752b0f877SChristian Riesch #endif
248591d8019SChristian Riesch #endif
24989b765c7SSudhakar Rajashekhara #ifdef CONFIG_SPI_FLASH
25052b0f877SChristian Riesch 	PINMUX_ITEM(spi1_pins_base),
25152b0f877SChristian Riesch 	PINMUX_ITEM(spi1_pins_scs0),
25289b765c7SSudhakar Rajashekhara #endif
25352b0f877SChristian Riesch 	PINMUX_ITEM(uart2_pins_txrx),
25452b0f877SChristian Riesch 	PINMUX_ITEM(uart2_pins_rtscts),
25552b0f877SChristian Riesch 	PINMUX_ITEM(i2c0_pins),
256756d1fe7SBen Gardiner #ifdef CONFIG_NAND_DAVINCI
25752b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_cs3),
25852b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_cs4),
25952b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_nand),
2601506b0a8SNagabhushana Netagunte #elif defined(CONFIG_USE_NOR)
26152b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_cs2),
26252b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_nor),
263756d1fe7SBen Gardiner #endif
26452b0f877SChristian Riesch 	PINMUX_ITEM(gpio_pins),
265*ecc98ec1SLad, Prabhakar #ifdef CONFIG_DAVINCI_MMC
266*ecc98ec1SLad, Prabhakar 	PINMUX_ITEM(mmc0_pins),
267*ecc98ec1SLad, Prabhakar #endif
26889b765c7SSudhakar Rajashekhara };
26989b765c7SSudhakar Rajashekhara 
2703d2c8e6cSChristian Riesch const int pinmuxes_size = ARRAY_SIZE(pinmuxes);
2713d2c8e6cSChristian Riesch 
2726b873dcaSSughosh Ganu const struct lpsc_resource lpsc[] = {
27389b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_AEMIF },	/* NAND, NOR */
27489b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_SPI1 },	/* Serial Flash */
27589b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_EMAC },	/* image download */
27689b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_UART2 },	/* console */
27789b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_GPIO },
278*ecc98ec1SLad, Prabhakar #ifdef CONFIG_DAVINCI_MMC
279*ecc98ec1SLad, Prabhakar 	{ DAVINCI_LPSC_MMC_SD },
280*ecc98ec1SLad, Prabhakar #endif
28189b765c7SSudhakar Rajashekhara };
28289b765c7SSudhakar Rajashekhara 
2836b873dcaSSughosh Ganu const int lpsc_size = ARRAY_SIZE(lpsc);
2846b873dcaSSughosh Ganu 
2854f6fc15bSSekhar Nori #ifndef CONFIG_DA850_EVM_MAX_CPU_CLK
2864f6fc15bSSekhar Nori #define CONFIG_DA850_EVM_MAX_CPU_CLK	300000000
2874f6fc15bSSekhar Nori #endif
2884f6fc15bSSekhar Nori 
289754f8cb6SManjunath Hadli #define REV_AM18X_EVM		0x100
290754f8cb6SManjunath Hadli 
2914f6fc15bSSekhar Nori /*
2924f6fc15bSSekhar Nori  * get_board_rev() - setup to pass kernel board revision information
2934f6fc15bSSekhar Nori  * Returns:
2944f6fc15bSSekhar Nori  * bit[0-3]	Maximum cpu clock rate supported by onboard SoC
2954f6fc15bSSekhar Nori  *		0000b - 300 MHz
2964f6fc15bSSekhar Nori  *		0001b - 372 MHz
2974f6fc15bSSekhar Nori  *		0010b - 408 MHz
2984f6fc15bSSekhar Nori  *		0011b - 456 MHz
2994f6fc15bSSekhar Nori  */
3004f6fc15bSSekhar Nori u32 get_board_rev(void)
3014f6fc15bSSekhar Nori {
3024f6fc15bSSekhar Nori 	char *s;
3034f6fc15bSSekhar Nori 	u32 maxcpuclk = CONFIG_DA850_EVM_MAX_CPU_CLK;
3044f6fc15bSSekhar Nori 	u32 rev = 0;
3054f6fc15bSSekhar Nori 
3064f6fc15bSSekhar Nori 	s = getenv("maxcpuclk");
3074f6fc15bSSekhar Nori 	if (s)
3084f6fc15bSSekhar Nori 		maxcpuclk = simple_strtoul(s, NULL, 10);
3094f6fc15bSSekhar Nori 
3104f6fc15bSSekhar Nori 	if (maxcpuclk >= 456000000)
3114f6fc15bSSekhar Nori 		rev = 3;
3124f6fc15bSSekhar Nori 	else if (maxcpuclk >= 408000000)
3134f6fc15bSSekhar Nori 		rev = 2;
3144f6fc15bSSekhar Nori 	else if (maxcpuclk >= 372000000)
3154f6fc15bSSekhar Nori 		rev = 1;
316754f8cb6SManjunath Hadli #ifdef CONFIG_DA850_AM18X_EVM
317754f8cb6SManjunath Hadli 	rev |= REV_AM18X_EVM;
318754f8cb6SManjunath Hadli #endif
3194f6fc15bSSekhar Nori 	return rev;
3204f6fc15bSSekhar Nori }
3214f6fc15bSSekhar Nori 
322ae5c77ddSChristian Riesch int board_early_init_f(void)
323ae5c77ddSChristian Riesch {
324ae5c77ddSChristian Riesch 	/*
325ae5c77ddSChristian Riesch 	 * Power on required peripherals
326ae5c77ddSChristian Riesch 	 * ARM does not have access by default to PSC0 and PSC1
327ae5c77ddSChristian Riesch 	 * assuming here that the DSP bootloader has set the IOPU
328ae5c77ddSChristian Riesch 	 * such that PSC access is available to ARM
329ae5c77ddSChristian Riesch 	 */
330ae5c77ddSChristian Riesch 	if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc)))
331ae5c77ddSChristian Riesch 		return 1;
332ae5c77ddSChristian Riesch 
333ae5c77ddSChristian Riesch 	return 0;
334ae5c77ddSChristian Riesch }
335ae5c77ddSChristian Riesch 
33689b765c7SSudhakar Rajashekhara int board_init(void)
33789b765c7SSudhakar Rajashekhara {
3386f0d7ae2SWolfgang Denk #ifdef CONFIG_USE_NOR
3390f3d6b06SNagabhushana Netagunte 	u32 val;
3406f0d7ae2SWolfgang Denk #endif
3416f0d7ae2SWolfgang Denk 
34289b765c7SSudhakar Rajashekhara #ifndef CONFIG_USE_IRQ
34389b765c7SSudhakar Rajashekhara 	irq_init();
34489b765c7SSudhakar Rajashekhara #endif
34589b765c7SSudhakar Rajashekhara 
346a3f88293SBen Gardiner #ifdef CONFIG_NAND_DAVINCI
347a3f88293SBen Gardiner 	/*
348a3f88293SBen Gardiner 	 * NAND CS setup - cycle counts based on da850evm NAND timings in the
349a3f88293SBen Gardiner 	 * Linux kernel @ 25MHz EMIFA
350a3f88293SBen Gardiner 	 */
351a3f88293SBen Gardiner 	writel((DAVINCI_ABCR_WSETUP(0) |
35224a514c4SBen Gardiner 		DAVINCI_ABCR_WSTROBE(1) |
353a3f88293SBen Gardiner 		DAVINCI_ABCR_WHOLD(0) |
354a3f88293SBen Gardiner 		DAVINCI_ABCR_RSETUP(0) |
355a3f88293SBen Gardiner 		DAVINCI_ABCR_RSTROBE(1) |
356a3f88293SBen Gardiner 		DAVINCI_ABCR_RHOLD(0) |
35724a514c4SBen Gardiner 		DAVINCI_ABCR_TA(1) |
358a3f88293SBen Gardiner 		DAVINCI_ABCR_ASIZE_8BIT),
359a3f88293SBen Gardiner 	       &davinci_emif_regs->ab2cr); /* CS3 */
360a3f88293SBen Gardiner #endif
361a3f88293SBen Gardiner 
36289b765c7SSudhakar Rajashekhara 	/* arch number of the board */
36389b765c7SSudhakar Rajashekhara 	gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_DA850_EVM;
36489b765c7SSudhakar Rajashekhara 
36589b765c7SSudhakar Rajashekhara 	/* address of boot parameters */
36689b765c7SSudhakar Rajashekhara 	gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
36789b765c7SSudhakar Rajashekhara 
36889b765c7SSudhakar Rajashekhara 	/* setup the SUSPSRC for ARM to control emulation suspend */
36989b765c7SSudhakar Rajashekhara 	writel(readl(&davinci_syscfg_regs->suspsrc) &
37089b765c7SSudhakar Rajashekhara 	       ~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C |
37189b765c7SSudhakar Rajashekhara 		 DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 |
37289b765c7SSudhakar Rajashekhara 		 DAVINCI_SYSCFG_SUSPSRC_UART2),
37389b765c7SSudhakar Rajashekhara 	       &davinci_syscfg_regs->suspsrc);
37489b765c7SSudhakar Rajashekhara 
37589b765c7SSudhakar Rajashekhara 	/* configure pinmux settings */
37689b765c7SSudhakar Rajashekhara 	if (davinci_configure_pin_mux_items(pinmuxes, ARRAY_SIZE(pinmuxes)))
37789b765c7SSudhakar Rajashekhara 		return 1;
37889b765c7SSudhakar Rajashekhara 
3790f3d6b06SNagabhushana Netagunte #ifdef CONFIG_USE_NOR
3800f3d6b06SNagabhushana Netagunte 	/* Set the GPIO direction as output */
3810f3d6b06SNagabhushana Netagunte 	clrbits_be32((u32 *)GPIO_BANK0_REG_DIR_ADDR, (0x01 << 11));
3820f3d6b06SNagabhushana Netagunte 
3830f3d6b06SNagabhushana Netagunte 	/* Set the output as low */
3840f3d6b06SNagabhushana Netagunte 	val = readl(GPIO_BANK0_REG_SET_ADDR);
3850f3d6b06SNagabhushana Netagunte 	val |= (0x01 << 11);
3860f3d6b06SNagabhushana Netagunte 	writel(val, GPIO_BANK0_REG_CLR_ADDR);
3870f3d6b06SNagabhushana Netagunte #endif
3880f3d6b06SNagabhushana Netagunte 
3893d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC
3906d1c649fSStefano Babic 	davinci_emac_mii_mode_sel(HAS_RMII);
3913d248d37SBen Gardiner #endif /* CONFIG_DRIVER_TI_EMAC */
3923d248d37SBen Gardiner 
39389b765c7SSudhakar Rajashekhara 	/* enable the console UART */
39489b765c7SSudhakar Rajashekhara 	writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
39589b765c7SSudhakar Rajashekhara 		DAVINCI_UART_PWREMU_MGMT_UTRST),
39689b765c7SSudhakar Rajashekhara 	       &davinci_uart2_ctrl_regs->pwremu_mgmt);
39789b765c7SSudhakar Rajashekhara 
39889b765c7SSudhakar Rajashekhara 	return 0;
39989b765c7SSudhakar Rajashekhara }
4003d248d37SBen Gardiner 
4013d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC
4023d248d37SBen Gardiner 
403d2607401SSudhakar Rajashekhara #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
404d2607401SSudhakar Rajashekhara /**
405d2607401SSudhakar Rajashekhara  * rmii_hw_init
406d2607401SSudhakar Rajashekhara  *
407d2607401SSudhakar Rajashekhara  * DA850/OMAP-L138 EVM can interface to a daughter card for
408d2607401SSudhakar Rajashekhara  * additional features. This card has an I2C GPIO Expander TCA6416
409d2607401SSudhakar Rajashekhara  * to select the required functions like camera, RMII Ethernet,
410d2607401SSudhakar Rajashekhara  * character LCD, video.
411d2607401SSudhakar Rajashekhara  *
412d2607401SSudhakar Rajashekhara  * Initialization of the expander involves configuring the
413d2607401SSudhakar Rajashekhara  * polarity and direction of the ports. P07-P05 are used here.
414d2607401SSudhakar Rajashekhara  * These ports are connected to a Mux chip which enables only one
415d2607401SSudhakar Rajashekhara  * functionality at a time.
416d2607401SSudhakar Rajashekhara  *
417d2607401SSudhakar Rajashekhara  * For RMII phy to respond, the MII MDIO clock has to be  disabled
418d2607401SSudhakar Rajashekhara  * since both the PHY devices have address as zero. The MII MDIO
419d2607401SSudhakar Rajashekhara  * clock is controlled via GPIO2[6].
420d2607401SSudhakar Rajashekhara  *
421d2607401SSudhakar Rajashekhara  * This code is valid for Beta version of the hardware
422d2607401SSudhakar Rajashekhara  */
423d2607401SSudhakar Rajashekhara int rmii_hw_init(void)
424d2607401SSudhakar Rajashekhara {
425d2607401SSudhakar Rajashekhara 	const struct pinmux_config gpio_pins[] = {
426d2607401SSudhakar Rajashekhara 		{ pinmux(6), 8, 1 }
427d2607401SSudhakar Rajashekhara 	};
428d2607401SSudhakar Rajashekhara 	u_int8_t buf[2];
429d2607401SSudhakar Rajashekhara 	unsigned int temp;
430d2607401SSudhakar Rajashekhara 	int ret;
431d2607401SSudhakar Rajashekhara 
432d2607401SSudhakar Rajashekhara 	/* PinMux for GPIO */
433d2607401SSudhakar Rajashekhara 	if (davinci_configure_pin_mux(gpio_pins, ARRAY_SIZE(gpio_pins)) != 0)
434d2607401SSudhakar Rajashekhara 		return 1;
435d2607401SSudhakar Rajashekhara 
436d2607401SSudhakar Rajashekhara 	/* I2C Exapnder configuration */
437d2607401SSudhakar Rajashekhara 	/* Set polarity to non-inverted */
438d2607401SSudhakar Rajashekhara 	buf[0] = 0x0;
439d2607401SSudhakar Rajashekhara 	buf[1] = 0x0;
440d2607401SSudhakar Rajashekhara 	ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 4, 1, buf, 2);
441d2607401SSudhakar Rajashekhara 	if (ret) {
442d2607401SSudhakar Rajashekhara 		printf("\nExpander @ 0x%02x write FAILED!!!\n",
443d2607401SSudhakar Rajashekhara 				CONFIG_SYS_I2C_EXPANDER_ADDR);
444d2607401SSudhakar Rajashekhara 		return ret;
445d2607401SSudhakar Rajashekhara 	}
446d2607401SSudhakar Rajashekhara 
447d2607401SSudhakar Rajashekhara 	/* Configure P07-P05 as outputs */
448d2607401SSudhakar Rajashekhara 	buf[0] = 0x1f;
449d2607401SSudhakar Rajashekhara 	buf[1] = 0xff;
450d2607401SSudhakar Rajashekhara 	ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 6, 1, buf, 2);
451d2607401SSudhakar Rajashekhara 	if (ret) {
452d2607401SSudhakar Rajashekhara 		printf("\nExpander @ 0x%02x write FAILED!!!\n",
453d2607401SSudhakar Rajashekhara 				CONFIG_SYS_I2C_EXPANDER_ADDR);
454d2607401SSudhakar Rajashekhara 	}
455d2607401SSudhakar Rajashekhara 
456d2607401SSudhakar Rajashekhara 	/* For Ethernet RMII selection
457d2607401SSudhakar Rajashekhara 	 * P07(SelA)=0
458d2607401SSudhakar Rajashekhara 	 * P06(SelB)=1
459d2607401SSudhakar Rajashekhara 	 * P05(SelC)=1
460d2607401SSudhakar Rajashekhara 	 */
461d2607401SSudhakar Rajashekhara 	if (i2c_read(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
462d2607401SSudhakar Rajashekhara 		printf("\nExpander @ 0x%02x read FAILED!!!\n",
463d2607401SSudhakar Rajashekhara 				CONFIG_SYS_I2C_EXPANDER_ADDR);
464d2607401SSudhakar Rajashekhara 	}
465d2607401SSudhakar Rajashekhara 
466d2607401SSudhakar Rajashekhara 	buf[0] &= 0x1f;
467d2607401SSudhakar Rajashekhara 	buf[0] |= (0 << 7) | (1 << 6) | (1 << 5);
468d2607401SSudhakar Rajashekhara 	if (i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
469d2607401SSudhakar Rajashekhara 		printf("\nExpander @ 0x%02x write FAILED!!!\n",
470d2607401SSudhakar Rajashekhara 				CONFIG_SYS_I2C_EXPANDER_ADDR);
471d2607401SSudhakar Rajashekhara 	}
472d2607401SSudhakar Rajashekhara 
473d2607401SSudhakar Rajashekhara 	/* Set the output as high */
474d2607401SSudhakar Rajashekhara 	temp = REG(GPIO_BANK2_REG_SET_ADDR);
475d2607401SSudhakar Rajashekhara 	temp |= (0x01 << 6);
476d2607401SSudhakar Rajashekhara 	REG(GPIO_BANK2_REG_SET_ADDR) = temp;
477d2607401SSudhakar Rajashekhara 
478d2607401SSudhakar Rajashekhara 	/* Set the GPIO direction as output */
479d2607401SSudhakar Rajashekhara 	temp = REG(GPIO_BANK2_REG_DIR_ADDR);
480d2607401SSudhakar Rajashekhara 	temp &= ~(0x01 << 6);
481d2607401SSudhakar Rajashekhara 	REG(GPIO_BANK2_REG_DIR_ADDR) = temp;
482d2607401SSudhakar Rajashekhara 
483d2607401SSudhakar Rajashekhara 	return 0;
484d2607401SSudhakar Rajashekhara }
485d2607401SSudhakar Rajashekhara #endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
486d2607401SSudhakar Rajashekhara 
4873d248d37SBen Gardiner /*
4883d248d37SBen Gardiner  * Initializes on-board ethernet controllers.
4893d248d37SBen Gardiner  */
4903d248d37SBen Gardiner int board_eth_init(bd_t *bis)
4913d248d37SBen Gardiner {
492d2607401SSudhakar Rajashekhara #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
493d2607401SSudhakar Rajashekhara 	/* Select RMII fucntion through the expander */
494d2607401SSudhakar Rajashekhara 	if (rmii_hw_init())
495d2607401SSudhakar Rajashekhara 		printf("RMII hardware init failed!!!\n");
496d2607401SSudhakar Rajashekhara #endif
4973d248d37SBen Gardiner 	if (!davinci_emac_initialize()) {
4983d248d37SBen Gardiner 		printf("Error: Ethernet init failed!\n");
4993d248d37SBen Gardiner 		return -1;
5003d248d37SBen Gardiner 	}
5013d248d37SBen Gardiner 
5023d248d37SBen Gardiner 	return 0;
5033d248d37SBen Gardiner }
5043d248d37SBen Gardiner #endif /* CONFIG_DRIVER_TI_EMAC */
505