189b765c7SSudhakar Rajashekhara /* 289b765c7SSudhakar Rajashekhara * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ 389b765c7SSudhakar Rajashekhara * 489b765c7SSudhakar Rajashekhara * Based on da830evm.c. Original Copyrights follow: 589b765c7SSudhakar Rajashekhara * 689b765c7SSudhakar Rajashekhara * Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com> 789b765c7SSudhakar Rajashekhara * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 889b765c7SSudhakar Rajashekhara * 989b765c7SSudhakar Rajashekhara * This program is free software; you can redistribute it and/or modify 1089b765c7SSudhakar Rajashekhara * it under the terms of the GNU General Public License as published by 1189b765c7SSudhakar Rajashekhara * the Free Software Foundation; either version 2 of the License, or 1289b765c7SSudhakar Rajashekhara * (at your option) any later version. 1389b765c7SSudhakar Rajashekhara * 1489b765c7SSudhakar Rajashekhara * This program is distributed in the hope that it will be useful, 1589b765c7SSudhakar Rajashekhara * but WITHOUT ANY WARRANTY; without even the implied warranty of 1689b765c7SSudhakar Rajashekhara * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1789b765c7SSudhakar Rajashekhara * GNU General Public License for more details. 1889b765c7SSudhakar Rajashekhara * 1989b765c7SSudhakar Rajashekhara * You should have received a copy of the GNU General Public License 2089b765c7SSudhakar Rajashekhara * along with this program; if not, write to the Free Software 2189b765c7SSudhakar Rajashekhara * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 2289b765c7SSudhakar Rajashekhara */ 2389b765c7SSudhakar Rajashekhara 2489b765c7SSudhakar Rajashekhara #include <common.h> 2589b765c7SSudhakar Rajashekhara #include <i2c.h> 2689b765c7SSudhakar Rajashekhara #include <asm/arch/hardware.h> 27*a3f88293SBen Gardiner #include <asm/arch/emif_defs.h> 2889b765c7SSudhakar Rajashekhara #include <asm/io.h> 2989b765c7SSudhakar Rajashekhara #include "../common/misc.h" 3089b765c7SSudhakar Rajashekhara #include "common.h" 3189b765c7SSudhakar Rajashekhara 3289b765c7SSudhakar Rajashekhara DECLARE_GLOBAL_DATA_PTR; 3389b765c7SSudhakar Rajashekhara 3437adbf9bSPrakash PM #define pinmux(x) (&davinci_syscfg_regs->pinmux[x]) 3589b765c7SSudhakar Rajashekhara 3689b765c7SSudhakar Rajashekhara /* SPI0 pin muxer settings */ 3789b765c7SSudhakar Rajashekhara static const struct pinmux_config spi1_pins[] = { 3837adbf9bSPrakash PM { pinmux(5), 1, 1 }, 3937adbf9bSPrakash PM { pinmux(5), 1, 2 }, 4037adbf9bSPrakash PM { pinmux(5), 1, 4 }, 4137adbf9bSPrakash PM { pinmux(5), 1, 5 } 4289b765c7SSudhakar Rajashekhara }; 4389b765c7SSudhakar Rajashekhara 4489b765c7SSudhakar Rajashekhara /* UART pin muxer settings */ 4589b765c7SSudhakar Rajashekhara static const struct pinmux_config uart_pins[] = { 4637adbf9bSPrakash PM { pinmux(0), 4, 6 }, 4737adbf9bSPrakash PM { pinmux(0), 4, 7 }, 4837adbf9bSPrakash PM { pinmux(4), 2, 4 }, 4937adbf9bSPrakash PM { pinmux(4), 2, 5 } 5089b765c7SSudhakar Rajashekhara }; 5189b765c7SSudhakar Rajashekhara 5289b765c7SSudhakar Rajashekhara /* I2C pin muxer settings */ 5389b765c7SSudhakar Rajashekhara static const struct pinmux_config i2c_pins[] = { 5437adbf9bSPrakash PM { pinmux(4), 2, 2 }, 5537adbf9bSPrakash PM { pinmux(4), 2, 3 } 5689b765c7SSudhakar Rajashekhara }; 5789b765c7SSudhakar Rajashekhara 58756d1fe7SBen Gardiner #ifdef CONFIG_NAND_DAVINCI 59756d1fe7SBen Gardiner const struct pinmux_config nand_pins[] = { 60756d1fe7SBen Gardiner { pinmux(7), 1, 1 }, 61756d1fe7SBen Gardiner { pinmux(7), 1, 2 }, 62756d1fe7SBen Gardiner { pinmux(7), 1, 4 }, 63756d1fe7SBen Gardiner { pinmux(7), 1, 5 }, 64756d1fe7SBen Gardiner { pinmux(9), 1, 0 }, 65756d1fe7SBen Gardiner { pinmux(9), 1, 1 }, 66756d1fe7SBen Gardiner { pinmux(9), 1, 2 }, 67756d1fe7SBen Gardiner { pinmux(9), 1, 3 }, 68756d1fe7SBen Gardiner { pinmux(9), 1, 4 }, 69756d1fe7SBen Gardiner { pinmux(9), 1, 5 }, 70756d1fe7SBen Gardiner { pinmux(9), 1, 6 }, 71756d1fe7SBen Gardiner { pinmux(9), 1, 7 }, 72756d1fe7SBen Gardiner { pinmux(12), 1, 5 }, 73756d1fe7SBen Gardiner { pinmux(12), 1, 6 } 74756d1fe7SBen Gardiner }; 75756d1fe7SBen Gardiner #endif 76756d1fe7SBen Gardiner 7789b765c7SSudhakar Rajashekhara static const struct pinmux_resource pinmuxes[] = { 7889b765c7SSudhakar Rajashekhara #ifdef CONFIG_SPI_FLASH 7989b765c7SSudhakar Rajashekhara PINMUX_ITEM(spi1_pins), 8089b765c7SSudhakar Rajashekhara #endif 8189b765c7SSudhakar Rajashekhara PINMUX_ITEM(uart_pins), 8289b765c7SSudhakar Rajashekhara PINMUX_ITEM(i2c_pins), 83756d1fe7SBen Gardiner #ifdef CONFIG_NAND_DAVINCI 84756d1fe7SBen Gardiner PINMUX_ITEM(nand_pins), 85756d1fe7SBen Gardiner #endif 8689b765c7SSudhakar Rajashekhara }; 8789b765c7SSudhakar Rajashekhara 8889b765c7SSudhakar Rajashekhara static const struct lpsc_resource lpsc[] = { 8989b765c7SSudhakar Rajashekhara { DAVINCI_LPSC_AEMIF }, /* NAND, NOR */ 9089b765c7SSudhakar Rajashekhara { DAVINCI_LPSC_SPI1 }, /* Serial Flash */ 9189b765c7SSudhakar Rajashekhara { DAVINCI_LPSC_EMAC }, /* image download */ 9289b765c7SSudhakar Rajashekhara { DAVINCI_LPSC_UART2 }, /* console */ 9389b765c7SSudhakar Rajashekhara { DAVINCI_LPSC_GPIO }, 9489b765c7SSudhakar Rajashekhara }; 9589b765c7SSudhakar Rajashekhara 9689b765c7SSudhakar Rajashekhara int board_init(void) 9789b765c7SSudhakar Rajashekhara { 9889b765c7SSudhakar Rajashekhara #ifndef CONFIG_USE_IRQ 9989b765c7SSudhakar Rajashekhara irq_init(); 10089b765c7SSudhakar Rajashekhara #endif 10189b765c7SSudhakar Rajashekhara 102*a3f88293SBen Gardiner 103*a3f88293SBen Gardiner #ifdef CONFIG_NAND_DAVINCI 104*a3f88293SBen Gardiner /* 105*a3f88293SBen Gardiner * NAND CS setup - cycle counts based on da850evm NAND timings in the 106*a3f88293SBen Gardiner * Linux kernel @ 25MHz EMIFA 107*a3f88293SBen Gardiner */ 108*a3f88293SBen Gardiner writel((DAVINCI_ABCR_WSETUP(0) | 109*a3f88293SBen Gardiner DAVINCI_ABCR_WSTROBE(0) | 110*a3f88293SBen Gardiner DAVINCI_ABCR_WHOLD(0) | 111*a3f88293SBen Gardiner DAVINCI_ABCR_RSETUP(0) | 112*a3f88293SBen Gardiner DAVINCI_ABCR_RSTROBE(1) | 113*a3f88293SBen Gardiner DAVINCI_ABCR_RHOLD(0) | 114*a3f88293SBen Gardiner DAVINCI_ABCR_TA(0) | 115*a3f88293SBen Gardiner DAVINCI_ABCR_ASIZE_8BIT), 116*a3f88293SBen Gardiner &davinci_emif_regs->ab2cr); /* CS3 */ 117*a3f88293SBen Gardiner #endif 118*a3f88293SBen Gardiner 11989b765c7SSudhakar Rajashekhara /* arch number of the board */ 12089b765c7SSudhakar Rajashekhara gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_DA850_EVM; 12189b765c7SSudhakar Rajashekhara 12289b765c7SSudhakar Rajashekhara /* address of boot parameters */ 12389b765c7SSudhakar Rajashekhara gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR; 12489b765c7SSudhakar Rajashekhara 12589b765c7SSudhakar Rajashekhara /* 12689b765c7SSudhakar Rajashekhara * Power on required peripherals 12789b765c7SSudhakar Rajashekhara * ARM does not have access by default to PSC0 and PSC1 12889b765c7SSudhakar Rajashekhara * assuming here that the DSP bootloader has set the IOPU 12989b765c7SSudhakar Rajashekhara * such that PSC access is available to ARM 13089b765c7SSudhakar Rajashekhara */ 13189b765c7SSudhakar Rajashekhara if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc))) 13289b765c7SSudhakar Rajashekhara return 1; 13389b765c7SSudhakar Rajashekhara 13489b765c7SSudhakar Rajashekhara /* setup the SUSPSRC for ARM to control emulation suspend */ 13589b765c7SSudhakar Rajashekhara writel(readl(&davinci_syscfg_regs->suspsrc) & 13689b765c7SSudhakar Rajashekhara ~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C | 13789b765c7SSudhakar Rajashekhara DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 | 13889b765c7SSudhakar Rajashekhara DAVINCI_SYSCFG_SUSPSRC_UART2), 13989b765c7SSudhakar Rajashekhara &davinci_syscfg_regs->suspsrc); 14089b765c7SSudhakar Rajashekhara 14189b765c7SSudhakar Rajashekhara /* configure pinmux settings */ 14289b765c7SSudhakar Rajashekhara if (davinci_configure_pin_mux_items(pinmuxes, ARRAY_SIZE(pinmuxes))) 14389b765c7SSudhakar Rajashekhara return 1; 14489b765c7SSudhakar Rajashekhara 14589b765c7SSudhakar Rajashekhara /* enable the console UART */ 14689b765c7SSudhakar Rajashekhara writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST | 14789b765c7SSudhakar Rajashekhara DAVINCI_UART_PWREMU_MGMT_UTRST), 14889b765c7SSudhakar Rajashekhara &davinci_uart2_ctrl_regs->pwremu_mgmt); 14989b765c7SSudhakar Rajashekhara 15089b765c7SSudhakar Rajashekhara return 0; 15189b765c7SSudhakar Rajashekhara } 152