xref: /openbmc/u-boot/board/davinci/da8xxevm/da850evm.c (revision 754f8cb68978efd31ddea73fa731e4e511bdd873)
189b765c7SSudhakar Rajashekhara /*
289b765c7SSudhakar Rajashekhara  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
389b765c7SSudhakar Rajashekhara  *
489b765c7SSudhakar Rajashekhara  * Based on da830evm.c. Original Copyrights follow:
589b765c7SSudhakar Rajashekhara  *
689b765c7SSudhakar Rajashekhara  * Copyright (C) 2009 Nick Thompson, GE Fanuc, Ltd. <nick.thompson@gefanuc.com>
789b765c7SSudhakar Rajashekhara  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
889b765c7SSudhakar Rajashekhara  *
989b765c7SSudhakar Rajashekhara  * This program is free software; you can redistribute it and/or modify
1089b765c7SSudhakar Rajashekhara  * it under the terms of the GNU General Public License as published by
1189b765c7SSudhakar Rajashekhara  * the Free Software Foundation; either version 2 of the License, or
1289b765c7SSudhakar Rajashekhara  * (at your option) any later version.
1389b765c7SSudhakar Rajashekhara  *
1489b765c7SSudhakar Rajashekhara  * This program is distributed in the hope that it will be useful,
1589b765c7SSudhakar Rajashekhara  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1689b765c7SSudhakar Rajashekhara  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1789b765c7SSudhakar Rajashekhara  * GNU General Public License for more details.
1889b765c7SSudhakar Rajashekhara  *
1989b765c7SSudhakar Rajashekhara  * You should have received a copy of the GNU General Public License
2089b765c7SSudhakar Rajashekhara  * along with this program; if not, write to the Free Software
2189b765c7SSudhakar Rajashekhara  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
2289b765c7SSudhakar Rajashekhara  */
2389b765c7SSudhakar Rajashekhara 
2489b765c7SSudhakar Rajashekhara #include <common.h>
2589b765c7SSudhakar Rajashekhara #include <i2c.h>
263d248d37SBen Gardiner #include <net.h>
273d248d37SBen Gardiner #include <netdev.h>
2889b765c7SSudhakar Rajashekhara #include <asm/arch/hardware.h>
29a3f88293SBen Gardiner #include <asm/arch/emif_defs.h>
303d248d37SBen Gardiner #include <asm/arch/emac_defs.h>
3152b0f877SChristian Riesch #include <asm/arch/pinmux_defs.h>
3289b765c7SSudhakar Rajashekhara #include <asm/io.h>
33d7f9b503SSughosh Ganu #include <asm/arch/davinci_misc.h>
34cf2c24e3SNagabhushana Netagunte #include <hwconfig.h>
3589b765c7SSudhakar Rajashekhara 
3689b765c7SSudhakar Rajashekhara DECLARE_GLOBAL_DATA_PTR;
3789b765c7SSudhakar Rajashekhara 
383d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC
39d2607401SSudhakar Rajashekhara #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
40d2607401SSudhakar Rajashekhara #define HAS_RMII 1
41d2607401SSudhakar Rajashekhara #else
42d2607401SSudhakar Rajashekhara #define HAS_RMII 0
43d2607401SSudhakar Rajashekhara #endif
44d2607401SSudhakar Rajashekhara #endif /* CONFIG_DRIVER_TI_EMAC */
45d2607401SSudhakar Rajashekhara 
46cf2c24e3SNagabhushana Netagunte void dsp_lpsc_on(unsigned domain, unsigned int id)
47cf2c24e3SNagabhushana Netagunte {
48cf2c24e3SNagabhushana Netagunte 	dv_reg_p mdstat, mdctl, ptstat, ptcmd;
49cf2c24e3SNagabhushana Netagunte 	struct davinci_psc_regs *psc_regs;
50cf2c24e3SNagabhushana Netagunte 
51cf2c24e3SNagabhushana Netagunte 	psc_regs = davinci_psc0_regs;
52cf2c24e3SNagabhushana Netagunte 	mdstat = &psc_regs->psc0.mdstat[id];
53cf2c24e3SNagabhushana Netagunte 	mdctl = &psc_regs->psc0.mdctl[id];
54cf2c24e3SNagabhushana Netagunte 	ptstat = &psc_regs->ptstat;
55cf2c24e3SNagabhushana Netagunte 	ptcmd = &psc_regs->ptcmd;
56cf2c24e3SNagabhushana Netagunte 
57cf2c24e3SNagabhushana Netagunte 	while (*ptstat & (0x1 << domain))
58cf2c24e3SNagabhushana Netagunte 		;
59cf2c24e3SNagabhushana Netagunte 
60cf2c24e3SNagabhushana Netagunte 	if ((*mdstat & 0x1f) == 0x03)
61cf2c24e3SNagabhushana Netagunte 		return;                 /* Already on and enabled */
62cf2c24e3SNagabhushana Netagunte 
63cf2c24e3SNagabhushana Netagunte 	*mdctl |= 0x03;
64cf2c24e3SNagabhushana Netagunte 
65cf2c24e3SNagabhushana Netagunte 	*ptcmd = 0x1 << domain;
66cf2c24e3SNagabhushana Netagunte 
67cf2c24e3SNagabhushana Netagunte 	while (*ptstat & (0x1 << domain))
68cf2c24e3SNagabhushana Netagunte 		;
69cf2c24e3SNagabhushana Netagunte 	while ((*mdstat & 0x1f) != 0x03)
70cf2c24e3SNagabhushana Netagunte 		;		/* Probably an overkill... */
71cf2c24e3SNagabhushana Netagunte }
72cf2c24e3SNagabhushana Netagunte 
73cf2c24e3SNagabhushana Netagunte static void dspwake(void)
74cf2c24e3SNagabhushana Netagunte {
75cf2c24e3SNagabhushana Netagunte 	unsigned *resetvect = (unsigned *)DAVINCI_L3CBARAM_BASE;
76cf2c24e3SNagabhushana Netagunte 	u32 val;
77cf2c24e3SNagabhushana Netagunte 
78cf2c24e3SNagabhushana Netagunte 	/* if the device is ARM only, return */
79cf2c24e3SNagabhushana Netagunte 	if ((readl(CHIP_REV_ID_REG) & 0x3f) == 0x10)
80cf2c24e3SNagabhushana Netagunte 		return;
81cf2c24e3SNagabhushana Netagunte 
82cf2c24e3SNagabhushana Netagunte 	if (hwconfig_subarg_cmp_f("dsp", "wake", "no", NULL))
83cf2c24e3SNagabhushana Netagunte 		return;
84cf2c24e3SNagabhushana Netagunte 
85cf2c24e3SNagabhushana Netagunte 	*resetvect++ = 0x1E000; /* DSP Idle */
86cf2c24e3SNagabhushana Netagunte 	/* clear out the next 10 words as NOP */
87cf2c24e3SNagabhushana Netagunte 	memset(resetvect, 0, sizeof(unsigned) *10);
88cf2c24e3SNagabhushana Netagunte 
89cf2c24e3SNagabhushana Netagunte 	/* setup the DSP reset vector */
90cf2c24e3SNagabhushana Netagunte 	writel(DAVINCI_L3CBARAM_BASE, HOST1CFG);
91cf2c24e3SNagabhushana Netagunte 
92cf2c24e3SNagabhushana Netagunte 	dsp_lpsc_on(1, DAVINCI_LPSC_GEM);
93cf2c24e3SNagabhushana Netagunte 	val = readl(PSC0_MDCTL + (15 * 4));
94cf2c24e3SNagabhushana Netagunte 	val |= 0x100;
95cf2c24e3SNagabhushana Netagunte 	writel(val, (PSC0_MDCTL + (15 * 4)));
96cf2c24e3SNagabhushana Netagunte }
97cf2c24e3SNagabhushana Netagunte 
98cf2c24e3SNagabhushana Netagunte int misc_init_r(void)
99cf2c24e3SNagabhushana Netagunte {
100cf2c24e3SNagabhushana Netagunte 	dspwake();
101cf2c24e3SNagabhushana Netagunte 	return 0;
102cf2c24e3SNagabhushana Netagunte }
103cf2c24e3SNagabhushana Netagunte 
10452b0f877SChristian Riesch static const struct pinmux_config gpio_pins[] = {
10552b0f877SChristian Riesch #ifdef CONFIG_USE_NOR
10652b0f877SChristian Riesch 	/* GP0[11] is required for NOR to work on Rev 3 EVMs */
10752b0f877SChristian Riesch 	{ pinmux(0), 8, 4 },	/* GP0[11] */
10852b0f877SChristian Riesch #endif
10952b0f877SChristian Riesch };
11052b0f877SChristian Riesch 
11189b765c7SSudhakar Rajashekhara static const struct pinmux_resource pinmuxes[] = {
112591d8019SChristian Riesch #ifdef CONFIG_DRIVER_TI_EMAC
11352b0f877SChristian Riesch 	PINMUX_ITEM(emac_pins_mdio),
11452b0f877SChristian Riesch #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
11552b0f877SChristian Riesch 	PINMUX_ITEM(emac_pins_rmii),
11652b0f877SChristian Riesch #else
11752b0f877SChristian Riesch 	PINMUX_ITEM(emac_pins_mii),
11852b0f877SChristian Riesch #endif
119591d8019SChristian Riesch #endif
12089b765c7SSudhakar Rajashekhara #ifdef CONFIG_SPI_FLASH
12152b0f877SChristian Riesch 	PINMUX_ITEM(spi1_pins_base),
12252b0f877SChristian Riesch 	PINMUX_ITEM(spi1_pins_scs0),
12389b765c7SSudhakar Rajashekhara #endif
12452b0f877SChristian Riesch 	PINMUX_ITEM(uart2_pins_txrx),
12552b0f877SChristian Riesch 	PINMUX_ITEM(uart2_pins_rtscts),
12652b0f877SChristian Riesch 	PINMUX_ITEM(i2c0_pins),
127756d1fe7SBen Gardiner #ifdef CONFIG_NAND_DAVINCI
12852b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_cs3),
12952b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_cs4),
13052b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_nand),
1311506b0a8SNagabhushana Netagunte #elif defined(CONFIG_USE_NOR)
13252b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_cs2),
13352b0f877SChristian Riesch 	PINMUX_ITEM(emifa_pins_nor),
134756d1fe7SBen Gardiner #endif
13552b0f877SChristian Riesch 	PINMUX_ITEM(gpio_pins),
13689b765c7SSudhakar Rajashekhara };
13789b765c7SSudhakar Rajashekhara 
13889b765c7SSudhakar Rajashekhara static const struct lpsc_resource lpsc[] = {
13989b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_AEMIF },	/* NAND, NOR */
14089b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_SPI1 },	/* Serial Flash */
14189b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_EMAC },	/* image download */
14289b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_UART2 },	/* console */
14389b765c7SSudhakar Rajashekhara 	{ DAVINCI_LPSC_GPIO },
14489b765c7SSudhakar Rajashekhara };
14589b765c7SSudhakar Rajashekhara 
1464f6fc15bSSekhar Nori #ifndef CONFIG_DA850_EVM_MAX_CPU_CLK
1474f6fc15bSSekhar Nori #define CONFIG_DA850_EVM_MAX_CPU_CLK	300000000
1484f6fc15bSSekhar Nori #endif
1494f6fc15bSSekhar Nori 
150*754f8cb6SManjunath Hadli #define REV_AM18X_EVM		0x100
151*754f8cb6SManjunath Hadli 
1524f6fc15bSSekhar Nori /*
1534f6fc15bSSekhar Nori  * get_board_rev() - setup to pass kernel board revision information
1544f6fc15bSSekhar Nori  * Returns:
1554f6fc15bSSekhar Nori  * bit[0-3]	Maximum cpu clock rate supported by onboard SoC
1564f6fc15bSSekhar Nori  *		0000b - 300 MHz
1574f6fc15bSSekhar Nori  *		0001b - 372 MHz
1584f6fc15bSSekhar Nori  *		0010b - 408 MHz
1594f6fc15bSSekhar Nori  *		0011b - 456 MHz
1604f6fc15bSSekhar Nori  */
1614f6fc15bSSekhar Nori u32 get_board_rev(void)
1624f6fc15bSSekhar Nori {
1634f6fc15bSSekhar Nori 	char *s;
1644f6fc15bSSekhar Nori 	u32 maxcpuclk = CONFIG_DA850_EVM_MAX_CPU_CLK;
1654f6fc15bSSekhar Nori 	u32 rev = 0;
1664f6fc15bSSekhar Nori 
1674f6fc15bSSekhar Nori 	s = getenv("maxcpuclk");
1684f6fc15bSSekhar Nori 	if (s)
1694f6fc15bSSekhar Nori 		maxcpuclk = simple_strtoul(s, NULL, 10);
1704f6fc15bSSekhar Nori 
1714f6fc15bSSekhar Nori 	if (maxcpuclk >= 456000000)
1724f6fc15bSSekhar Nori 		rev = 3;
1734f6fc15bSSekhar Nori 	else if (maxcpuclk >= 408000000)
1744f6fc15bSSekhar Nori 		rev = 2;
1754f6fc15bSSekhar Nori 	else if (maxcpuclk >= 372000000)
1764f6fc15bSSekhar Nori 		rev = 1;
177*754f8cb6SManjunath Hadli #ifdef CONFIG_DA850_AM18X_EVM
178*754f8cb6SManjunath Hadli 	rev |= REV_AM18X_EVM;
179*754f8cb6SManjunath Hadli #endif
1804f6fc15bSSekhar Nori 	return rev;
1814f6fc15bSSekhar Nori }
1824f6fc15bSSekhar Nori 
183ae5c77ddSChristian Riesch int board_early_init_f(void)
184ae5c77ddSChristian Riesch {
185ae5c77ddSChristian Riesch 	/*
186ae5c77ddSChristian Riesch 	 * Power on required peripherals
187ae5c77ddSChristian Riesch 	 * ARM does not have access by default to PSC0 and PSC1
188ae5c77ddSChristian Riesch 	 * assuming here that the DSP bootloader has set the IOPU
189ae5c77ddSChristian Riesch 	 * such that PSC access is available to ARM
190ae5c77ddSChristian Riesch 	 */
191ae5c77ddSChristian Riesch 	if (da8xx_configure_lpsc_items(lpsc, ARRAY_SIZE(lpsc)))
192ae5c77ddSChristian Riesch 		return 1;
193ae5c77ddSChristian Riesch 
194ae5c77ddSChristian Riesch 	return 0;
195ae5c77ddSChristian Riesch }
196ae5c77ddSChristian Riesch 
19789b765c7SSudhakar Rajashekhara int board_init(void)
19889b765c7SSudhakar Rajashekhara {
1996f0d7ae2SWolfgang Denk #ifdef CONFIG_USE_NOR
2000f3d6b06SNagabhushana Netagunte 	u32 val;
2016f0d7ae2SWolfgang Denk #endif
2026f0d7ae2SWolfgang Denk 
20389b765c7SSudhakar Rajashekhara #ifndef CONFIG_USE_IRQ
20489b765c7SSudhakar Rajashekhara 	irq_init();
20589b765c7SSudhakar Rajashekhara #endif
20689b765c7SSudhakar Rajashekhara 
207a3f88293SBen Gardiner #ifdef CONFIG_NAND_DAVINCI
208a3f88293SBen Gardiner 	/*
209a3f88293SBen Gardiner 	 * NAND CS setup - cycle counts based on da850evm NAND timings in the
210a3f88293SBen Gardiner 	 * Linux kernel @ 25MHz EMIFA
211a3f88293SBen Gardiner 	 */
212a3f88293SBen Gardiner 	writel((DAVINCI_ABCR_WSETUP(0) |
21324a514c4SBen Gardiner 		DAVINCI_ABCR_WSTROBE(1) |
214a3f88293SBen Gardiner 		DAVINCI_ABCR_WHOLD(0) |
215a3f88293SBen Gardiner 		DAVINCI_ABCR_RSETUP(0) |
216a3f88293SBen Gardiner 		DAVINCI_ABCR_RSTROBE(1) |
217a3f88293SBen Gardiner 		DAVINCI_ABCR_RHOLD(0) |
21824a514c4SBen Gardiner 		DAVINCI_ABCR_TA(1) |
219a3f88293SBen Gardiner 		DAVINCI_ABCR_ASIZE_8BIT),
220a3f88293SBen Gardiner 	       &davinci_emif_regs->ab2cr); /* CS3 */
221a3f88293SBen Gardiner #endif
222a3f88293SBen Gardiner 
22389b765c7SSudhakar Rajashekhara 	/* arch number of the board */
22489b765c7SSudhakar Rajashekhara 	gd->bd->bi_arch_number = MACH_TYPE_DAVINCI_DA850_EVM;
22589b765c7SSudhakar Rajashekhara 
22689b765c7SSudhakar Rajashekhara 	/* address of boot parameters */
22789b765c7SSudhakar Rajashekhara 	gd->bd->bi_boot_params = LINUX_BOOT_PARAM_ADDR;
22889b765c7SSudhakar Rajashekhara 
22989b765c7SSudhakar Rajashekhara 	/* setup the SUSPSRC for ARM to control emulation suspend */
23089b765c7SSudhakar Rajashekhara 	writel(readl(&davinci_syscfg_regs->suspsrc) &
23189b765c7SSudhakar Rajashekhara 	       ~(DAVINCI_SYSCFG_SUSPSRC_EMAC | DAVINCI_SYSCFG_SUSPSRC_I2C |
23289b765c7SSudhakar Rajashekhara 		 DAVINCI_SYSCFG_SUSPSRC_SPI1 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 |
23389b765c7SSudhakar Rajashekhara 		 DAVINCI_SYSCFG_SUSPSRC_UART2),
23489b765c7SSudhakar Rajashekhara 	       &davinci_syscfg_regs->suspsrc);
23589b765c7SSudhakar Rajashekhara 
23689b765c7SSudhakar Rajashekhara 	/* configure pinmux settings */
23789b765c7SSudhakar Rajashekhara 	if (davinci_configure_pin_mux_items(pinmuxes, ARRAY_SIZE(pinmuxes)))
23889b765c7SSudhakar Rajashekhara 		return 1;
23989b765c7SSudhakar Rajashekhara 
2400f3d6b06SNagabhushana Netagunte #ifdef CONFIG_USE_NOR
2410f3d6b06SNagabhushana Netagunte 	/* Set the GPIO direction as output */
2420f3d6b06SNagabhushana Netagunte 	clrbits_be32((u32 *)GPIO_BANK0_REG_DIR_ADDR, (0x01 << 11));
2430f3d6b06SNagabhushana Netagunte 
2440f3d6b06SNagabhushana Netagunte 	/* Set the output as low */
2450f3d6b06SNagabhushana Netagunte 	val = readl(GPIO_BANK0_REG_SET_ADDR);
2460f3d6b06SNagabhushana Netagunte 	val |= (0x01 << 11);
2470f3d6b06SNagabhushana Netagunte 	writel(val, GPIO_BANK0_REG_CLR_ADDR);
2480f3d6b06SNagabhushana Netagunte #endif
2490f3d6b06SNagabhushana Netagunte 
2503d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC
2516d1c649fSStefano Babic 	davinci_emac_mii_mode_sel(HAS_RMII);
2523d248d37SBen Gardiner #endif /* CONFIG_DRIVER_TI_EMAC */
2533d248d37SBen Gardiner 
25489b765c7SSudhakar Rajashekhara 	/* enable the console UART */
25589b765c7SSudhakar Rajashekhara 	writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
25689b765c7SSudhakar Rajashekhara 		DAVINCI_UART_PWREMU_MGMT_UTRST),
25789b765c7SSudhakar Rajashekhara 	       &davinci_uart2_ctrl_regs->pwremu_mgmt);
25889b765c7SSudhakar Rajashekhara 
25989b765c7SSudhakar Rajashekhara 	return 0;
26089b765c7SSudhakar Rajashekhara }
2613d248d37SBen Gardiner 
2623d248d37SBen Gardiner #ifdef CONFIG_DRIVER_TI_EMAC
2633d248d37SBen Gardiner 
264d2607401SSudhakar Rajashekhara #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
265d2607401SSudhakar Rajashekhara /**
266d2607401SSudhakar Rajashekhara  * rmii_hw_init
267d2607401SSudhakar Rajashekhara  *
268d2607401SSudhakar Rajashekhara  * DA850/OMAP-L138 EVM can interface to a daughter card for
269d2607401SSudhakar Rajashekhara  * additional features. This card has an I2C GPIO Expander TCA6416
270d2607401SSudhakar Rajashekhara  * to select the required functions like camera, RMII Ethernet,
271d2607401SSudhakar Rajashekhara  * character LCD, video.
272d2607401SSudhakar Rajashekhara  *
273d2607401SSudhakar Rajashekhara  * Initialization of the expander involves configuring the
274d2607401SSudhakar Rajashekhara  * polarity and direction of the ports. P07-P05 are used here.
275d2607401SSudhakar Rajashekhara  * These ports are connected to a Mux chip which enables only one
276d2607401SSudhakar Rajashekhara  * functionality at a time.
277d2607401SSudhakar Rajashekhara  *
278d2607401SSudhakar Rajashekhara  * For RMII phy to respond, the MII MDIO clock has to be  disabled
279d2607401SSudhakar Rajashekhara  * since both the PHY devices have address as zero. The MII MDIO
280d2607401SSudhakar Rajashekhara  * clock is controlled via GPIO2[6].
281d2607401SSudhakar Rajashekhara  *
282d2607401SSudhakar Rajashekhara  * This code is valid for Beta version of the hardware
283d2607401SSudhakar Rajashekhara  */
284d2607401SSudhakar Rajashekhara int rmii_hw_init(void)
285d2607401SSudhakar Rajashekhara {
286d2607401SSudhakar Rajashekhara 	const struct pinmux_config gpio_pins[] = {
287d2607401SSudhakar Rajashekhara 		{ pinmux(6), 8, 1 }
288d2607401SSudhakar Rajashekhara 	};
289d2607401SSudhakar Rajashekhara 	u_int8_t buf[2];
290d2607401SSudhakar Rajashekhara 	unsigned int temp;
291d2607401SSudhakar Rajashekhara 	int ret;
292d2607401SSudhakar Rajashekhara 
293d2607401SSudhakar Rajashekhara 	/* PinMux for GPIO */
294d2607401SSudhakar Rajashekhara 	if (davinci_configure_pin_mux(gpio_pins, ARRAY_SIZE(gpio_pins)) != 0)
295d2607401SSudhakar Rajashekhara 		return 1;
296d2607401SSudhakar Rajashekhara 
297d2607401SSudhakar Rajashekhara 	/* I2C Exapnder configuration */
298d2607401SSudhakar Rajashekhara 	/* Set polarity to non-inverted */
299d2607401SSudhakar Rajashekhara 	buf[0] = 0x0;
300d2607401SSudhakar Rajashekhara 	buf[1] = 0x0;
301d2607401SSudhakar Rajashekhara 	ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 4, 1, buf, 2);
302d2607401SSudhakar Rajashekhara 	if (ret) {
303d2607401SSudhakar Rajashekhara 		printf("\nExpander @ 0x%02x write FAILED!!!\n",
304d2607401SSudhakar Rajashekhara 				CONFIG_SYS_I2C_EXPANDER_ADDR);
305d2607401SSudhakar Rajashekhara 		return ret;
306d2607401SSudhakar Rajashekhara 	}
307d2607401SSudhakar Rajashekhara 
308d2607401SSudhakar Rajashekhara 	/* Configure P07-P05 as outputs */
309d2607401SSudhakar Rajashekhara 	buf[0] = 0x1f;
310d2607401SSudhakar Rajashekhara 	buf[1] = 0xff;
311d2607401SSudhakar Rajashekhara 	ret = i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 6, 1, buf, 2);
312d2607401SSudhakar Rajashekhara 	if (ret) {
313d2607401SSudhakar Rajashekhara 		printf("\nExpander @ 0x%02x write FAILED!!!\n",
314d2607401SSudhakar Rajashekhara 				CONFIG_SYS_I2C_EXPANDER_ADDR);
315d2607401SSudhakar Rajashekhara 	}
316d2607401SSudhakar Rajashekhara 
317d2607401SSudhakar Rajashekhara 	/* For Ethernet RMII selection
318d2607401SSudhakar Rajashekhara 	 * P07(SelA)=0
319d2607401SSudhakar Rajashekhara 	 * P06(SelB)=1
320d2607401SSudhakar Rajashekhara 	 * P05(SelC)=1
321d2607401SSudhakar Rajashekhara 	 */
322d2607401SSudhakar Rajashekhara 	if (i2c_read(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
323d2607401SSudhakar Rajashekhara 		printf("\nExpander @ 0x%02x read FAILED!!!\n",
324d2607401SSudhakar Rajashekhara 				CONFIG_SYS_I2C_EXPANDER_ADDR);
325d2607401SSudhakar Rajashekhara 	}
326d2607401SSudhakar Rajashekhara 
327d2607401SSudhakar Rajashekhara 	buf[0] &= 0x1f;
328d2607401SSudhakar Rajashekhara 	buf[0] |= (0 << 7) | (1 << 6) | (1 << 5);
329d2607401SSudhakar Rajashekhara 	if (i2c_write(CONFIG_SYS_I2C_EXPANDER_ADDR, 2, 1, buf, 1)) {
330d2607401SSudhakar Rajashekhara 		printf("\nExpander @ 0x%02x write FAILED!!!\n",
331d2607401SSudhakar Rajashekhara 				CONFIG_SYS_I2C_EXPANDER_ADDR);
332d2607401SSudhakar Rajashekhara 	}
333d2607401SSudhakar Rajashekhara 
334d2607401SSudhakar Rajashekhara 	/* Set the output as high */
335d2607401SSudhakar Rajashekhara 	temp = REG(GPIO_BANK2_REG_SET_ADDR);
336d2607401SSudhakar Rajashekhara 	temp |= (0x01 << 6);
337d2607401SSudhakar Rajashekhara 	REG(GPIO_BANK2_REG_SET_ADDR) = temp;
338d2607401SSudhakar Rajashekhara 
339d2607401SSudhakar Rajashekhara 	/* Set the GPIO direction as output */
340d2607401SSudhakar Rajashekhara 	temp = REG(GPIO_BANK2_REG_DIR_ADDR);
341d2607401SSudhakar Rajashekhara 	temp &= ~(0x01 << 6);
342d2607401SSudhakar Rajashekhara 	REG(GPIO_BANK2_REG_DIR_ADDR) = temp;
343d2607401SSudhakar Rajashekhara 
344d2607401SSudhakar Rajashekhara 	return 0;
345d2607401SSudhakar Rajashekhara }
346d2607401SSudhakar Rajashekhara #endif /* CONFIG_DRIVER_TI_EMAC_USE_RMII */
347d2607401SSudhakar Rajashekhara 
3483d248d37SBen Gardiner /*
3493d248d37SBen Gardiner  * Initializes on-board ethernet controllers.
3503d248d37SBen Gardiner  */
3513d248d37SBen Gardiner int board_eth_init(bd_t *bis)
3523d248d37SBen Gardiner {
353d2607401SSudhakar Rajashekhara #ifdef CONFIG_DRIVER_TI_EMAC_USE_RMII
354d2607401SSudhakar Rajashekhara 	/* Select RMII fucntion through the expander */
355d2607401SSudhakar Rajashekhara 	if (rmii_hw_init())
356d2607401SSudhakar Rajashekhara 		printf("RMII hardware init failed!!!\n");
357d2607401SSudhakar Rajashekhara #endif
3583d248d37SBen Gardiner 	if (!davinci_emac_initialize()) {
3593d248d37SBen Gardiner 		printf("Error: Ethernet init failed!\n");
3603d248d37SBen Gardiner 		return -1;
3613d248d37SBen Gardiner 	}
3623d248d37SBen Gardiner 
3633d248d37SBen Gardiner 	return 0;
3643d248d37SBen Gardiner }
3653d248d37SBen Gardiner #endif /* CONFIG_DRIVER_TI_EMAC */
366