1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
25d6050fdSStefan Roese /*
35d6050fdSStefan Roese * Copyright (C) 2014, Barco (www.barco.com)
45d6050fdSStefan Roese * Copyright (C) 2014 Stefan Roese <sr@denx.de>
55d6050fdSStefan Roese */
65d6050fdSStefan Roese
75d6050fdSStefan Roese #include <common.h>
85d6050fdSStefan Roese #include <mmc.h>
95d6050fdSStefan Roese #include <fsl_esdhc.h>
105d6050fdSStefan Roese #include <miiphy.h>
115d6050fdSStefan Roese #include <netdev.h>
125d6050fdSStefan Roese #include <asm/io.h>
135d6050fdSStefan Roese #include <asm/arch/clock.h>
145d6050fdSStefan Roese #include <asm/arch/imx-regs.h>
155d6050fdSStefan Roese #include <asm/arch/iomux.h>
165d6050fdSStefan Roese #include <asm/arch/mx6-pins.h>
175d6050fdSStefan Roese #include <asm/arch/crm_regs.h>
185d6050fdSStefan Roese #include <asm/arch/sys_proto.h>
195d6050fdSStefan Roese #include <asm/gpio.h>
20552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
21552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
225d6050fdSStefan Roese
235d6050fdSStefan Roese #include "platinum.h"
245d6050fdSStefan Roese
255d6050fdSStefan Roese DECLARE_GLOBAL_DATA_PTR;
265d6050fdSStefan Roese
275d6050fdSStefan Roese iomux_v3_cfg_t const usdhc3_pads[] = {
285d6050fdSStefan Roese MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
295d6050fdSStefan Roese MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
305d6050fdSStefan Roese MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
315d6050fdSStefan Roese MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
325d6050fdSStefan Roese MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
335d6050fdSStefan Roese MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
345d6050fdSStefan Roese MX6_PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
355d6050fdSStefan Roese };
365d6050fdSStefan Roese
375d6050fdSStefan Roese iomux_v3_cfg_t nfc_pads[] = {
385d6050fdSStefan Roese MX6_PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL),
395d6050fdSStefan Roese MX6_PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL),
405d6050fdSStefan Roese MX6_PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NO_PAD_CTRL),
415d6050fdSStefan Roese MX6_PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL),
425d6050fdSStefan Roese MX6_PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL),
435d6050fdSStefan Roese MX6_PAD_NANDF_CS1__NAND_CE1_B | MUX_PAD_CTRL(NO_PAD_CTRL),
445d6050fdSStefan Roese MX6_PAD_NANDF_CS2__NAND_CE2_B | MUX_PAD_CTRL(NO_PAD_CTRL),
455d6050fdSStefan Roese MX6_PAD_NANDF_CS3__NAND_CE3_B | MUX_PAD_CTRL(NO_PAD_CTRL),
465d6050fdSStefan Roese MX6_PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL),
475d6050fdSStefan Roese MX6_PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL),
485d6050fdSStefan Roese MX6_PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL),
495d6050fdSStefan Roese MX6_PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL),
505d6050fdSStefan Roese MX6_PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL),
515d6050fdSStefan Roese MX6_PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL),
525d6050fdSStefan Roese MX6_PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL),
535d6050fdSStefan Roese MX6_PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL),
545d6050fdSStefan Roese MX6_PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL),
555d6050fdSStefan Roese MX6_PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL),
565d6050fdSStefan Roese MX6_PAD_SD4_DAT0__NAND_DQS | MUX_PAD_CTRL(NO_PAD_CTRL),
575d6050fdSStefan Roese };
585d6050fdSStefan Roese
595d6050fdSStefan Roese struct fsl_esdhc_cfg usdhc_cfg[] = {
605d6050fdSStefan Roese { USDHC3_BASE_ADDR },
615d6050fdSStefan Roese };
625d6050fdSStefan Roese
setup_gpmi_nand(void)635d6050fdSStefan Roese void setup_gpmi_nand(void)
645d6050fdSStefan Roese {
655d6050fdSStefan Roese struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
665d6050fdSStefan Roese
675d6050fdSStefan Roese /* config gpmi nand iomux */
685d6050fdSStefan Roese imx_iomux_v3_setup_multiple_pads(nfc_pads, ARRAY_SIZE(nfc_pads));
695d6050fdSStefan Roese
705d6050fdSStefan Roese /* config gpmi and bch clock to 100 MHz */
715d6050fdSStefan Roese clrsetbits_le32(&mxc_ccm->cs2cdr,
725d6050fdSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
735d6050fdSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
745d6050fdSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
755d6050fdSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
765d6050fdSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
775d6050fdSStefan Roese MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
785d6050fdSStefan Roese
795d6050fdSStefan Roese /* enable gpmi and bch clock gating */
805d6050fdSStefan Roese setbits_le32(&mxc_ccm->CCGR4,
815d6050fdSStefan Roese MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
825d6050fdSStefan Roese MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
835d6050fdSStefan Roese MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
845d6050fdSStefan Roese MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
855d6050fdSStefan Roese MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
865d6050fdSStefan Roese
875d6050fdSStefan Roese /* enable apbh clock gating */
885d6050fdSStefan Roese setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
895d6050fdSStefan Roese }
905d6050fdSStefan Roese
dram_init(void)915d6050fdSStefan Roese int dram_init(void)
925d6050fdSStefan Roese {
935d6050fdSStefan Roese gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
945d6050fdSStefan Roese
955d6050fdSStefan Roese return 0;
965d6050fdSStefan Roese }
975d6050fdSStefan Roese
board_ehci_hcd_init(int port)985d6050fdSStefan Roese int board_ehci_hcd_init(int port)
995d6050fdSStefan Roese {
1005d6050fdSStefan Roese return 0;
1015d6050fdSStefan Roese }
1025d6050fdSStefan Roese
board_mmc_getcd(struct mmc * mmc)1035d6050fdSStefan Roese int board_mmc_getcd(struct mmc *mmc)
1045d6050fdSStefan Roese {
1055d6050fdSStefan Roese struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
1065d6050fdSStefan Roese
1075d6050fdSStefan Roese if (cfg->esdhc_base == usdhc_cfg[0].esdhc_base) {
1085d6050fdSStefan Roese unsigned sd3_cd = IMX_GPIO_NR(7, 0);
1095d6050fdSStefan Roese gpio_direction_input(sd3_cd);
1105d6050fdSStefan Roese return !gpio_get_value(sd3_cd);
1115d6050fdSStefan Roese }
1125d6050fdSStefan Roese
1135d6050fdSStefan Roese return 0;
1145d6050fdSStefan Roese }
1155d6050fdSStefan Roese
board_mmc_init(bd_t * bis)1165d6050fdSStefan Roese int board_mmc_init(bd_t *bis)
1175d6050fdSStefan Roese {
1185d6050fdSStefan Roese imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
1195d6050fdSStefan Roese usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
1205d6050fdSStefan Roese
1215d6050fdSStefan Roese return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
1225d6050fdSStefan Roese }
1235d6050fdSStefan Roese
board_init_gpio(void)1245d6050fdSStefan Roese void board_init_gpio(void)
1255d6050fdSStefan Roese {
1265d6050fdSStefan Roese platinum_init_gpio();
1275d6050fdSStefan Roese }
1285d6050fdSStefan Roese
board_init_gpmi_nand(void)1295d6050fdSStefan Roese void board_init_gpmi_nand(void)
1305d6050fdSStefan Roese {
1315d6050fdSStefan Roese setup_gpmi_nand();
1325d6050fdSStefan Roese }
1335d6050fdSStefan Roese
board_init_i2c(void)1345d6050fdSStefan Roese void board_init_i2c(void)
1355d6050fdSStefan Roese {
1365d6050fdSStefan Roese platinum_setup_i2c();
1375d6050fdSStefan Roese }
1385d6050fdSStefan Roese
board_init_spi(void)1395d6050fdSStefan Roese void board_init_spi(void)
1405d6050fdSStefan Roese {
1415d6050fdSStefan Roese platinum_setup_spi();
1425d6050fdSStefan Roese }
1435d6050fdSStefan Roese
board_init_uart(void)1445d6050fdSStefan Roese void board_init_uart(void)
1455d6050fdSStefan Roese {
1465d6050fdSStefan Roese platinum_setup_uart();
1475d6050fdSStefan Roese }
1485d6050fdSStefan Roese
board_init_usb(void)1495d6050fdSStefan Roese void board_init_usb(void)
1505d6050fdSStefan Roese {
1515d6050fdSStefan Roese platinum_init_usb();
1525d6050fdSStefan Roese }
1535d6050fdSStefan Roese
board_init_finished(void)1545d6050fdSStefan Roese void board_init_finished(void)
1555d6050fdSStefan Roese {
1565d6050fdSStefan Roese platinum_init_finished();
1575d6050fdSStefan Roese }
1585d6050fdSStefan Roese
board_phy_config(struct phy_device * phydev)1595d6050fdSStefan Roese int board_phy_config(struct phy_device *phydev)
1605d6050fdSStefan Roese {
1615d6050fdSStefan Roese return platinum_phy_config(phydev);
1625d6050fdSStefan Roese }
1635d6050fdSStefan Roese
board_eth_init(bd_t * bis)1645d6050fdSStefan Roese int board_eth_init(bd_t *bis)
1655d6050fdSStefan Roese {
1665d6050fdSStefan Roese return cpu_eth_init(bis);
1675d6050fdSStefan Roese }
1685d6050fdSStefan Roese
board_early_init_f(void)1695d6050fdSStefan Roese int board_early_init_f(void)
1705d6050fdSStefan Roese {
1715d6050fdSStefan Roese board_init_uart();
1725d6050fdSStefan Roese
1735d6050fdSStefan Roese return 0;
1745d6050fdSStefan Roese }
1755d6050fdSStefan Roese
board_init(void)1765d6050fdSStefan Roese int board_init(void)
1775d6050fdSStefan Roese {
1785d6050fdSStefan Roese /* address of boot parameters */
1795d6050fdSStefan Roese gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
1805d6050fdSStefan Roese
1815d6050fdSStefan Roese board_init_spi();
1825d6050fdSStefan Roese
1835d6050fdSStefan Roese board_init_i2c();
1845d6050fdSStefan Roese
1855d6050fdSStefan Roese board_init_gpmi_nand();
1865d6050fdSStefan Roese
1875d6050fdSStefan Roese board_init_gpio();
1885d6050fdSStefan Roese
1895d6050fdSStefan Roese board_init_usb();
1905d6050fdSStefan Roese
1915d6050fdSStefan Roese board_init_finished();
1925d6050fdSStefan Roese
1935d6050fdSStefan Roese return 0;
1945d6050fdSStefan Roese }
1955d6050fdSStefan Roese
checkboard(void)1965d6050fdSStefan Roese int checkboard(void)
1975d6050fdSStefan Roese {
1985d6050fdSStefan Roese puts("Board: " CONFIG_PLATINUM_BOARD "\n");
1995d6050fdSStefan Roese return 0;
2005d6050fdSStefan Roese }
2015d6050fdSStefan Roese
2025d6050fdSStefan Roese static const struct boot_mode board_boot_modes[] = {
2035d6050fdSStefan Roese /* NAND */
2045d6050fdSStefan Roese { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
2055d6050fdSStefan Roese /* 4 bit bus width */
2065d6050fdSStefan Roese { "mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00) },
2075d6050fdSStefan Roese { "mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00) },
2085d6050fdSStefan Roese { NULL, 0 },
2095d6050fdSStefan Roese };
2105d6050fdSStefan Roese
misc_init_r(void)2115d6050fdSStefan Roese int misc_init_r(void)
2125d6050fdSStefan Roese {
2135d6050fdSStefan Roese add_board_boot_modes(board_boot_modes);
2145d6050fdSStefan Roese
2155d6050fdSStefan Roese return 0;
2165d6050fdSStefan Roese }
217