xref: /openbmc/u-boot/board/atmel/sama5d2_xplained/sama5d2_xplained.c (revision 559ff9e875ba72f3da9f3198dbd3afdfb3c48089)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
275238f23SWenyou Yang /*
375238f23SWenyou Yang  * Copyright (C) 2015 Atmel Corporation
475238f23SWenyou Yang  *		      Wenyou.Yang <wenyou.yang@atmel.com>
575238f23SWenyou Yang  */
675238f23SWenyou Yang 
775238f23SWenyou Yang #include <common.h>
82992dd83SWenyou Yang #include <debug_uart.h>
975238f23SWenyou Yang #include <asm/io.h>
1075238f23SWenyou Yang #include <asm/arch/at91_common.h>
1175238f23SWenyou Yang #include <asm/arch/atmel_pio4.h>
1237dadbcaSWenyou Yang #include <asm/arch/atmel_mpddrc.h>
1375238f23SWenyou Yang #include <asm/arch/atmel_sdhci.h>
1475238f23SWenyou Yang #include <asm/arch/clk.h>
1575238f23SWenyou Yang #include <asm/arch/gpio.h>
1675238f23SWenyou Yang #include <asm/arch/sama5d2.h>
1775238f23SWenyou Yang 
18*559ff9e8SEugen Hristev extern void at91_pda_detect(void);
19*559ff9e8SEugen Hristev 
2075238f23SWenyou Yang DECLARE_GLOBAL_DATA_PTR;
2175238f23SWenyou Yang 
board_usb_hw_init(void)2275238f23SWenyou Yang static void board_usb_hw_init(void)
2375238f23SWenyou Yang {
2475238f23SWenyou Yang 	atmel_pio4_set_pio_output(AT91_PIO_PORTB, 10, 1);
2575238f23SWenyou Yang }
2675238f23SWenyou Yang 
27d2cd09bbSWenyou Yang #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)28d2cd09bbSWenyou Yang int board_late_init(void)
2975238f23SWenyou Yang {
30d2cd09bbSWenyou Yang #ifdef CONFIG_DM_VIDEO
31d2cd09bbSWenyou Yang 	at91_video_show_board_info();
32d2cd09bbSWenyou Yang #endif
33*559ff9e8SEugen Hristev 	at91_pda_detect();
34d2cd09bbSWenyou Yang 	return 0;
3575238f23SWenyou Yang }
36d2cd09bbSWenyou Yang #endif
3775238f23SWenyou Yang 
38ed03b1baSWenyou Yang #ifdef CONFIG_DEBUG_UART_BOARD_INIT
board_uart1_hw_init(void)3975238f23SWenyou Yang static void board_uart1_hw_init(void)
4075238f23SWenyou Yang {
418ee54672SLudovic Desroches 	atmel_pio4_set_a_periph(AT91_PIO_PORTD, 2, ATMEL_PIO_PUEN_MASK);	/* URXD1 */
4275238f23SWenyou Yang 	atmel_pio4_set_a_periph(AT91_PIO_PORTD, 3, 0);	/* UTXD1 */
4375238f23SWenyou Yang 
4475238f23SWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_UART1);
4575238f23SWenyou Yang }
4675238f23SWenyou Yang 
board_debug_uart_init(void)472992dd83SWenyou Yang void board_debug_uart_init(void)
4875238f23SWenyou Yang {
4975238f23SWenyou Yang 	board_uart1_hw_init();
502992dd83SWenyou Yang }
512992dd83SWenyou Yang #endif
522992dd83SWenyou Yang 
532992dd83SWenyou Yang #ifdef CONFIG_BOARD_EARLY_INIT_F
board_early_init_f(void)542992dd83SWenyou Yang int board_early_init_f(void)
552992dd83SWenyou Yang {
562992dd83SWenyou Yang #ifdef CONFIG_DEBUG_UART
572992dd83SWenyou Yang 	debug_uart_init();
582992dd83SWenyou Yang #endif
5975238f23SWenyou Yang 
6075238f23SWenyou Yang 	return 0;
6175238f23SWenyou Yang }
622992dd83SWenyou Yang #endif
6375238f23SWenyou Yang 
board_init(void)6475238f23SWenyou Yang int board_init(void)
6575238f23SWenyou Yang {
6675238f23SWenyou Yang 	/* address of boot parameters */
6775238f23SWenyou Yang 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
6875238f23SWenyou Yang 
6975238f23SWenyou Yang #ifdef CONFIG_CMD_USB
7075238f23SWenyou Yang 	board_usb_hw_init();
7175238f23SWenyou Yang #endif
7275238f23SWenyou Yang 
7375238f23SWenyou Yang 	return 0;
7475238f23SWenyou Yang }
7575238f23SWenyou Yang 
dram_init(void)7675238f23SWenyou Yang int dram_init(void)
7775238f23SWenyou Yang {
7875238f23SWenyou Yang 	gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
7975238f23SWenyou Yang 				    CONFIG_SYS_SDRAM_SIZE);
8075238f23SWenyou Yang 	return 0;
8175238f23SWenyou Yang }
8275238f23SWenyou Yang 
8334e2819dSWenyou Yang #define AT24MAC_MAC_OFFSET	0x9a
840daa2e18SWenyou Yang 
850daa2e18SWenyou Yang #ifdef CONFIG_MISC_INIT_R
misc_init_r(void)860daa2e18SWenyou Yang int misc_init_r(void)
870daa2e18SWenyou Yang {
8834e2819dSWenyou Yang #ifdef CONFIG_I2C_EEPROM
8934e2819dSWenyou Yang 	at91_set_ethaddr(AT24MAC_MAC_OFFSET);
9034e2819dSWenyou Yang #endif
910daa2e18SWenyou Yang 
920daa2e18SWenyou Yang 	return 0;
930daa2e18SWenyou Yang }
940daa2e18SWenyou Yang #endif
950daa2e18SWenyou Yang 
9637dadbcaSWenyou Yang /* SPL */
9737dadbcaSWenyou Yang #ifdef CONFIG_SPL_BUILD
spl_board_init(void)9837dadbcaSWenyou Yang void spl_board_init(void)
9937dadbcaSWenyou Yang {
10037dadbcaSWenyou Yang }
10137dadbcaSWenyou Yang 
ddrc_conf(struct atmel_mpddrc_config * ddrc)10237dadbcaSWenyou Yang static void ddrc_conf(struct atmel_mpddrc_config *ddrc)
10337dadbcaSWenyou Yang {
10437dadbcaSWenyou Yang 	ddrc->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR3_SDRAM);
10537dadbcaSWenyou Yang 
10637dadbcaSWenyou Yang 	ddrc->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
10737dadbcaSWenyou Yang 		    ATMEL_MPDDRC_CR_NR_ROW_14 |
10837dadbcaSWenyou Yang 		    ATMEL_MPDDRC_CR_CAS_DDR_CAS5 |
10937dadbcaSWenyou Yang 		    ATMEL_MPDDRC_CR_DIC_DS |
11037dadbcaSWenyou Yang 		    ATMEL_MPDDRC_CR_DIS_DLL |
11137dadbcaSWenyou Yang 		    ATMEL_MPDDRC_CR_NB_8BANKS |
11237dadbcaSWenyou Yang 		    ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
11337dadbcaSWenyou Yang 		    ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
11437dadbcaSWenyou Yang 
11537dadbcaSWenyou Yang 	ddrc->rtr = 0x511;
11637dadbcaSWenyou Yang 
11737dadbcaSWenyou Yang 	ddrc->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
11837dadbcaSWenyou Yang 		      3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
11937dadbcaSWenyou Yang 		      4 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
12037dadbcaSWenyou Yang 		      9 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
12137dadbcaSWenyou Yang 		      3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
12237dadbcaSWenyou Yang 		      4 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
12337dadbcaSWenyou Yang 		      4 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
12437dadbcaSWenyou Yang 		      4 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
12537dadbcaSWenyou Yang 
12637dadbcaSWenyou Yang 	ddrc->tpr1 = (27 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET |
12737dadbcaSWenyou Yang 		      29 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
12837dadbcaSWenyou Yang 		      0 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
12937dadbcaSWenyou Yang 		      3 << ATMEL_MPDDRC_TPR1_TXP_OFFSET);
13037dadbcaSWenyou Yang 
13137dadbcaSWenyou Yang 	ddrc->tpr2 = (0 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET |
13237dadbcaSWenyou Yang 		      0 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
13337dadbcaSWenyou Yang 		      0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
13437dadbcaSWenyou Yang 		      4 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
13537dadbcaSWenyou Yang 		      7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET);
13637dadbcaSWenyou Yang }
13737dadbcaSWenyou Yang 
mem_init(void)13837dadbcaSWenyou Yang void mem_init(void)
13937dadbcaSWenyou Yang {
14037dadbcaSWenyou Yang 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
14137dadbcaSWenyou Yang 	struct atmel_mpddr *mpddrc = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
14237dadbcaSWenyou Yang 	struct atmel_mpddrc_config ddrc_config;
14337dadbcaSWenyou Yang 	u32 reg;
14437dadbcaSWenyou Yang 
14537dadbcaSWenyou Yang 	ddrc_conf(&ddrc_config);
14637dadbcaSWenyou Yang 
14737dadbcaSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_MPDDRC);
14837dadbcaSWenyou Yang 	writel(AT91_PMC_DDR, &pmc->scer);
14937dadbcaSWenyou Yang 
15037dadbcaSWenyou Yang 	reg = readl(&mpddrc->io_calibr);
15137dadbcaSWenyou Yang 	reg &= ~ATMEL_MPDDRC_IO_CALIBR_RDIV;
15237dadbcaSWenyou Yang 	reg |= ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55;
15337dadbcaSWenyou Yang 	reg &= ~ATMEL_MPDDRC_IO_CALIBR_TZQIO;
15437dadbcaSWenyou Yang 	reg |= ATMEL_MPDDRC_IO_CALIBR_TZQIO_(100);
15537dadbcaSWenyou Yang 	writel(reg, &mpddrc->io_calibr);
15637dadbcaSWenyou Yang 
15737dadbcaSWenyou Yang 	writel(ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_TWO_CYCLE,
15837dadbcaSWenyou Yang 	       &mpddrc->rd_data_path);
15937dadbcaSWenyou Yang 
16037dadbcaSWenyou Yang 	ddr3_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddrc_config);
16137dadbcaSWenyou Yang 
16237dadbcaSWenyou Yang 	writel(0x3, &mpddrc->cal_mr4);
16337dadbcaSWenyou Yang 	writel(64, &mpddrc->tim_cal);
16437dadbcaSWenyou Yang }
16537dadbcaSWenyou Yang 
at91_pmc_init(void)16637dadbcaSWenyou Yang void at91_pmc_init(void)
16737dadbcaSWenyou Yang {
16837dadbcaSWenyou Yang 	struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
16937dadbcaSWenyou Yang 	u32 tmp;
17037dadbcaSWenyou Yang 
17123a19e03SWenyou Yang 	/*
17223a19e03SWenyou Yang 	 * while coming from the ROM code, we run on PLLA @ 492 MHz / 164 MHz
17323a19e03SWenyou Yang 	 * so we need to slow down and configure MCKR accordingly.
17423a19e03SWenyou Yang 	 * This is why we have a special flavor of the switching function.
17523a19e03SWenyou Yang 	 */
17623a19e03SWenyou Yang 	tmp = AT91_PMC_MCKR_PLLADIV_2 |
17723a19e03SWenyou Yang 	      AT91_PMC_MCKR_MDIV_3 |
17823a19e03SWenyou Yang 	      AT91_PMC_MCKR_CSS_MAIN;
17923a19e03SWenyou Yang 	at91_mck_init_down(tmp);
18023a19e03SWenyou Yang 
18137dadbcaSWenyou Yang 	tmp = AT91_PMC_PLLAR_29 |
18237dadbcaSWenyou Yang 	      AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
18337dadbcaSWenyou Yang 	      AT91_PMC_PLLXR_MUL(82) |
18437dadbcaSWenyou Yang 	      AT91_PMC_PLLXR_DIV(1);
18537dadbcaSWenyou Yang 	at91_plla_init(tmp);
18637dadbcaSWenyou Yang 
18737dadbcaSWenyou Yang 	writel(0x0 << 8, &pmc->pllicpr);
18837dadbcaSWenyou Yang 
18937dadbcaSWenyou Yang 	tmp = AT91_PMC_MCKR_H32MXDIV |
19037dadbcaSWenyou Yang 	      AT91_PMC_MCKR_PLLADIV_2 |
19137dadbcaSWenyou Yang 	      AT91_PMC_MCKR_MDIV_3 |
19237dadbcaSWenyou Yang 	      AT91_PMC_MCKR_CSS_PLLA;
19337dadbcaSWenyou Yang 	at91_mck_init(tmp);
19437dadbcaSWenyou Yang }
19537dadbcaSWenyou Yang #endif
196