1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
29d79e575SWolfgang Wegner /*
39d79e575SWolfgang Wegner * (C) Copyright 2006
49d79e575SWolfgang Wegner * Wolfgang Wegner, ASTRO Strobel Kommunikationssysteme GmbH,
59d79e575SWolfgang Wegner * w.wegner@astro-kom.de
69d79e575SWolfgang Wegner *
79d79e575SWolfgang Wegner * based on the files by
89d79e575SWolfgang Wegner * Heiko Schocher, DENX Software Engineering, hs@denx.de
99d79e575SWolfgang Wegner * and
109d79e575SWolfgang Wegner * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
119d79e575SWolfgang Wegner * Keith Outwater, keith_outwater@mvis.com.
129d79e575SWolfgang Wegner */
139d79e575SWolfgang Wegner
149d79e575SWolfgang Wegner /* Altera/Xilinx FPGA configuration support for the ASTRO "URMEL" board */
159d79e575SWolfgang Wegner
169d79e575SWolfgang Wegner #include <common.h>
1724b852a7SSimon Glass #include <console.h>
189d79e575SWolfgang Wegner #include <watchdog.h>
199d79e575SWolfgang Wegner #include <altera.h>
209d79e575SWolfgang Wegner #include <ACEX1K.h>
219d79e575SWolfgang Wegner #include <spartan3.h>
229d79e575SWolfgang Wegner #include <command.h>
239d79e575SWolfgang Wegner #include <asm/immap_5329.h>
249d79e575SWolfgang Wegner #include <asm/io.h>
259d79e575SWolfgang Wegner #include "fpga.h"
269d79e575SWolfgang Wegner
altera_pre_fn(int cookie)279d79e575SWolfgang Wegner int altera_pre_fn(int cookie)
289d79e575SWolfgang Wegner {
299d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
309d79e575SWolfgang Wegner unsigned char tmp_char;
319d79e575SWolfgang Wegner unsigned short tmp_short;
329d79e575SWolfgang Wegner
339d79e575SWolfgang Wegner /* first, set the required pins to GPIO function */
349d79e575SWolfgang Wegner /* PAR_T0IN -> GPIO */
359d79e575SWolfgang Wegner tmp_char = readb(&gpiop->par_timer);
369d79e575SWolfgang Wegner tmp_char &= 0xfc;
379d79e575SWolfgang Wegner writeb(tmp_char, &gpiop->par_timer);
389d79e575SWolfgang Wegner /* all QSPI pins -> GPIO */
399d79e575SWolfgang Wegner writew(0x0000, &gpiop->par_qspi);
409d79e575SWolfgang Wegner /* U0RTS, U0CTS -> GPIO */
419d79e575SWolfgang Wegner tmp_short = __raw_readw(&gpiop->par_uart);
429d79e575SWolfgang Wegner tmp_short &= 0xfff3;
439d79e575SWolfgang Wegner __raw_writew(tmp_short, &gpiop->par_uart);
449d79e575SWolfgang Wegner /* all PWM pins -> GPIO */
459d79e575SWolfgang Wegner writeb(0x00, &gpiop->par_pwm);
469d79e575SWolfgang Wegner /* next, set data direction registers */
479d79e575SWolfgang Wegner writeb(0x01, &gpiop->pddr_timer);
489d79e575SWolfgang Wegner writeb(0x25, &gpiop->pddr_qspi);
499d79e575SWolfgang Wegner writeb(0x0c, &gpiop->pddr_uart);
509d79e575SWolfgang Wegner writeb(0x04, &gpiop->pddr_pwm);
519d79e575SWolfgang Wegner
529d79e575SWolfgang Wegner /* ensure other SPI peripherals are deselected */
539d79e575SWolfgang Wegner writeb(0x08, &gpiop->ppd_uart);
549d79e575SWolfgang Wegner writeb(0x38, &gpiop->ppd_qspi);
559d79e575SWolfgang Wegner
569d79e575SWolfgang Wegner /* CONFIG = 0 STATUS = 0 -> FPGA in reset state */
579d79e575SWolfgang Wegner writeb(0xFB, &gpiop->pclrr_uart);
589d79e575SWolfgang Wegner /* enable Altera configuration by clearing QSPI_CS2 and DT0IN */
599d79e575SWolfgang Wegner writeb(0xFE, &gpiop->pclrr_timer);
609d79e575SWolfgang Wegner writeb(0xDF, &gpiop->pclrr_qspi);
619d79e575SWolfgang Wegner return FPGA_SUCCESS;
629d79e575SWolfgang Wegner }
639d79e575SWolfgang Wegner
649d79e575SWolfgang Wegner /* Set the state of CONFIG Pin */
altera_config_fn(int assert_config,int flush,int cookie)659d79e575SWolfgang Wegner int altera_config_fn(int assert_config, int flush, int cookie)
669d79e575SWolfgang Wegner {
679d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
689d79e575SWolfgang Wegner
699d79e575SWolfgang Wegner if (assert_config)
709d79e575SWolfgang Wegner writeb(0x04, &gpiop->ppd_uart);
719d79e575SWolfgang Wegner else
729d79e575SWolfgang Wegner writeb(0xFB, &gpiop->pclrr_uart);
739d79e575SWolfgang Wegner return FPGA_SUCCESS;
749d79e575SWolfgang Wegner }
759d79e575SWolfgang Wegner
769d79e575SWolfgang Wegner /* Returns the state of STATUS Pin */
altera_status_fn(int cookie)779d79e575SWolfgang Wegner int altera_status_fn(int cookie)
789d79e575SWolfgang Wegner {
799d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
809d79e575SWolfgang Wegner
819d79e575SWolfgang Wegner if (readb(&gpiop->ppd_pwm) & 0x08)
829d79e575SWolfgang Wegner return FPGA_FAIL;
839d79e575SWolfgang Wegner return FPGA_SUCCESS;
849d79e575SWolfgang Wegner }
859d79e575SWolfgang Wegner
869d79e575SWolfgang Wegner /* Returns the state of CONF_DONE Pin */
altera_done_fn(int cookie)879d79e575SWolfgang Wegner int altera_done_fn(int cookie)
889d79e575SWolfgang Wegner {
899d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
909d79e575SWolfgang Wegner
919d79e575SWolfgang Wegner if (readb(&gpiop->ppd_pwm) & 0x20)
929d79e575SWolfgang Wegner return FPGA_FAIL;
939d79e575SWolfgang Wegner return FPGA_SUCCESS;
949d79e575SWolfgang Wegner }
959d79e575SWolfgang Wegner
969d79e575SWolfgang Wegner /*
979d79e575SWolfgang Wegner * writes the complete buffer to the FPGA
989d79e575SWolfgang Wegner * writing the complete buffer in one function is much faster,
999d79e575SWolfgang Wegner * then calling it for every bit
1009d79e575SWolfgang Wegner */
altera_write_fn(const void * buf,size_t len,int flush,int cookie)101ddc94378SSimon Glass int altera_write_fn(const void *buf, size_t len, int flush, int cookie)
1029d79e575SWolfgang Wegner {
1039d79e575SWolfgang Wegner size_t bytecount = 0;
1049d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
1059d79e575SWolfgang Wegner unsigned char *data = (unsigned char *)buf;
1069d79e575SWolfgang Wegner unsigned char val = 0;
1079d79e575SWolfgang Wegner int i;
1089d79e575SWolfgang Wegner int len_40 = len / 40;
1099d79e575SWolfgang Wegner
1109d79e575SWolfgang Wegner while (bytecount < len) {
1119d79e575SWolfgang Wegner val = data[bytecount++];
1129d79e575SWolfgang Wegner i = 8;
1139d79e575SWolfgang Wegner do {
1149d79e575SWolfgang Wegner writeb(0xFB, &gpiop->pclrr_qspi);
1159d79e575SWolfgang Wegner if (val & 0x01)
1169d79e575SWolfgang Wegner writeb(0x01, &gpiop->ppd_qspi);
1179d79e575SWolfgang Wegner else
1189d79e575SWolfgang Wegner writeb(0xFE, &gpiop->pclrr_qspi);
1199d79e575SWolfgang Wegner writeb(0x04, &gpiop->ppd_qspi);
1209d79e575SWolfgang Wegner val >>= 1;
1219d79e575SWolfgang Wegner i--;
1229d79e575SWolfgang Wegner } while (i > 0);
1239d79e575SWolfgang Wegner
1249d79e575SWolfgang Wegner if (bytecount % len_40 == 0) {
1259d79e575SWolfgang Wegner #if defined(CONFIG_HW_WATCHDOG) || defined(CONFIG_WATCHDOG)
1269d79e575SWolfgang Wegner WATCHDOG_RESET();
1279d79e575SWolfgang Wegner #endif
1289d79e575SWolfgang Wegner #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
1299d79e575SWolfgang Wegner putc('.'); /* let them know we are alive */
1309d79e575SWolfgang Wegner #endif
1319d79e575SWolfgang Wegner #ifdef CONFIG_SYS_FPGA_CHECK_CTRLC
1329d79e575SWolfgang Wegner if (ctrlc())
1339d79e575SWolfgang Wegner return FPGA_FAIL;
1349d79e575SWolfgang Wegner #endif
1359d79e575SWolfgang Wegner }
1369d79e575SWolfgang Wegner }
1379d79e575SWolfgang Wegner return FPGA_SUCCESS;
1389d79e575SWolfgang Wegner }
1399d79e575SWolfgang Wegner
1409d79e575SWolfgang Wegner /* called, when programming is aborted */
altera_abort_fn(int cookie)1419d79e575SWolfgang Wegner int altera_abort_fn(int cookie)
1429d79e575SWolfgang Wegner {
1439d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
1449d79e575SWolfgang Wegner
1459d79e575SWolfgang Wegner writeb(0x20, &gpiop->ppd_qspi);
1469d79e575SWolfgang Wegner writeb(0x08, &gpiop->ppd_uart);
1479d79e575SWolfgang Wegner return FPGA_SUCCESS;
1489d79e575SWolfgang Wegner }
1499d79e575SWolfgang Wegner
1509d79e575SWolfgang Wegner /* called, when programming was succesful */
altera_post_fn(int cookie)1519d79e575SWolfgang Wegner int altera_post_fn(int cookie)
1529d79e575SWolfgang Wegner {
1539d79e575SWolfgang Wegner return altera_abort_fn(cookie);
1549d79e575SWolfgang Wegner }
1559d79e575SWolfgang Wegner
1569d79e575SWolfgang Wegner /*
1579d79e575SWolfgang Wegner * Note that these are pointers to code that is in Flash. They will be
1589d79e575SWolfgang Wegner * relocated at runtime.
1599d79e575SWolfgang Wegner * FIXME: relocation not yet working for coldfire, see below!
1609d79e575SWolfgang Wegner */
1619d79e575SWolfgang Wegner Altera_CYC2_Passive_Serial_fns altera_fns = {
1629d79e575SWolfgang Wegner altera_pre_fn,
1639d79e575SWolfgang Wegner altera_config_fn,
1649d79e575SWolfgang Wegner altera_status_fn,
1659d79e575SWolfgang Wegner altera_done_fn,
1669d79e575SWolfgang Wegner altera_write_fn,
1679d79e575SWolfgang Wegner altera_abort_fn,
1689d79e575SWolfgang Wegner altera_post_fn
1699d79e575SWolfgang Wegner };
1709d79e575SWolfgang Wegner
1719d79e575SWolfgang Wegner Altera_desc altera_fpga[CONFIG_FPGA_COUNT] = {
1729d79e575SWolfgang Wegner {Altera_CYC2,
1739d79e575SWolfgang Wegner passive_serial,
1749d79e575SWolfgang Wegner 85903,
1759d79e575SWolfgang Wegner (void *)&altera_fns,
1769d79e575SWolfgang Wegner NULL,
1779d79e575SWolfgang Wegner 0}
1789d79e575SWolfgang Wegner };
1799d79e575SWolfgang Wegner
1809d79e575SWolfgang Wegner /* Initialize the fpga. Return 1 on success, 0 on failure. */
astro5373l_altera_load(void)1819d79e575SWolfgang Wegner int astro5373l_altera_load(void)
1829d79e575SWolfgang Wegner {
1839d79e575SWolfgang Wegner int i;
1849d79e575SWolfgang Wegner
1859d79e575SWolfgang Wegner for (i = 0; i < CONFIG_FPGA_COUNT; i++) {
1869d79e575SWolfgang Wegner /*
1879d79e575SWolfgang Wegner * I did not yet manage to get relocation work properly,
1889d79e575SWolfgang Wegner * so set stuff here instead of static initialisation:
1899d79e575SWolfgang Wegner */
1909d79e575SWolfgang Wegner altera_fns.pre = altera_pre_fn;
1919d79e575SWolfgang Wegner altera_fns.config = altera_config_fn;
1929d79e575SWolfgang Wegner altera_fns.status = altera_status_fn;
1939d79e575SWolfgang Wegner altera_fns.done = altera_done_fn;
1949d79e575SWolfgang Wegner altera_fns.write = altera_write_fn;
1959d79e575SWolfgang Wegner altera_fns.abort = altera_abort_fn;
1969d79e575SWolfgang Wegner altera_fns.post = altera_post_fn;
1979d79e575SWolfgang Wegner altera_fpga[i].iface_fns = (void *)&altera_fns;
1989d79e575SWolfgang Wegner fpga_add(fpga_altera, &altera_fpga[i]);
1999d79e575SWolfgang Wegner }
2009d79e575SWolfgang Wegner return 1;
2019d79e575SWolfgang Wegner }
2029d79e575SWolfgang Wegner
2039d79e575SWolfgang Wegner /* Set the FPGA's PROG_B line to the specified level */
xilinx_pgm_config_fn(int assert,int flush,int cookie)2042df9d5c4SMichal Simek int xilinx_pgm_config_fn(int assert, int flush, int cookie)
2059d79e575SWolfgang Wegner {
2069d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
2079d79e575SWolfgang Wegner
2089d79e575SWolfgang Wegner if (assert)
2099d79e575SWolfgang Wegner writeb(0xFB, &gpiop->pclrr_uart);
2109d79e575SWolfgang Wegner else
2119d79e575SWolfgang Wegner writeb(0x04, &gpiop->ppd_uart);
2129d79e575SWolfgang Wegner return assert;
2139d79e575SWolfgang Wegner }
2149d79e575SWolfgang Wegner
2159d79e575SWolfgang Wegner /*
2169d79e575SWolfgang Wegner * Test the state of the active-low FPGA INIT line. Return 1 on INIT
2179d79e575SWolfgang Wegner * asserted (low).
2189d79e575SWolfgang Wegner */
xilinx_init_config_fn(int cookie)2192df9d5c4SMichal Simek int xilinx_init_config_fn(int cookie)
2209d79e575SWolfgang Wegner {
2219d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
2229d79e575SWolfgang Wegner
2239d79e575SWolfgang Wegner return (readb(&gpiop->ppd_pwm) & 0x08) == 0;
2249d79e575SWolfgang Wegner }
2259d79e575SWolfgang Wegner
2269d79e575SWolfgang Wegner /* Test the state of the active-high FPGA DONE pin */
xilinx_done_config_fn(int cookie)2272df9d5c4SMichal Simek int xilinx_done_config_fn(int cookie)
2289d79e575SWolfgang Wegner {
2299d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
2309d79e575SWolfgang Wegner
2319d79e575SWolfgang Wegner return (readb(&gpiop->ppd_pwm) & 0x20) >> 5;
2329d79e575SWolfgang Wegner }
2339d79e575SWolfgang Wegner
2349d79e575SWolfgang Wegner /* Abort an FPGA operation */
xilinx_abort_config_fn(int cookie)2352df9d5c4SMichal Simek int xilinx_abort_config_fn(int cookie)
2369d79e575SWolfgang Wegner {
2379d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
2389d79e575SWolfgang Wegner /* ensure all SPI peripherals and FPGAs are deselected */
2399d79e575SWolfgang Wegner writeb(0x08, &gpiop->ppd_uart);
2409d79e575SWolfgang Wegner writeb(0x01, &gpiop->ppd_timer);
2419d79e575SWolfgang Wegner writeb(0x38, &gpiop->ppd_qspi);
2429d79e575SWolfgang Wegner return FPGA_FAIL;
2439d79e575SWolfgang Wegner }
2449d79e575SWolfgang Wegner
2459d79e575SWolfgang Wegner /*
2469d79e575SWolfgang Wegner * FPGA pre-configuration function. Just make sure that
2479d79e575SWolfgang Wegner * FPGA reset is asserted to keep the FPGA from starting up after
2489d79e575SWolfgang Wegner * configuration.
2499d79e575SWolfgang Wegner */
xilinx_pre_config_fn(int cookie)2509d79e575SWolfgang Wegner int xilinx_pre_config_fn(int cookie)
2519d79e575SWolfgang Wegner {
2529d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
2539d79e575SWolfgang Wegner unsigned char tmp_char;
2549d79e575SWolfgang Wegner unsigned short tmp_short;
2559d79e575SWolfgang Wegner
2569d79e575SWolfgang Wegner /* first, set the required pins to GPIO function */
2579d79e575SWolfgang Wegner /* PAR_T0IN -> GPIO */
2589d79e575SWolfgang Wegner tmp_char = readb(&gpiop->par_timer);
2599d79e575SWolfgang Wegner tmp_char &= 0xfc;
2609d79e575SWolfgang Wegner writeb(tmp_char, &gpiop->par_timer);
2619d79e575SWolfgang Wegner /* all QSPI pins -> GPIO */
2629d79e575SWolfgang Wegner writew(0x0000, &gpiop->par_qspi);
2639d79e575SWolfgang Wegner /* U0RTS, U0CTS -> GPIO */
2649d79e575SWolfgang Wegner tmp_short = __raw_readw(&gpiop->par_uart);
2659d79e575SWolfgang Wegner tmp_short &= 0xfff3;
2669d79e575SWolfgang Wegner __raw_writew(tmp_short, &gpiop->par_uart);
2679d79e575SWolfgang Wegner /* all PWM pins -> GPIO */
2689d79e575SWolfgang Wegner writeb(0x00, &gpiop->par_pwm);
2699d79e575SWolfgang Wegner /* next, set data direction registers */
2709d79e575SWolfgang Wegner writeb(0x01, &gpiop->pddr_timer);
2719d79e575SWolfgang Wegner writeb(0x25, &gpiop->pddr_qspi);
2729d79e575SWolfgang Wegner writeb(0x0c, &gpiop->pddr_uart);
2739d79e575SWolfgang Wegner writeb(0x04, &gpiop->pddr_pwm);
2749d79e575SWolfgang Wegner
2759d79e575SWolfgang Wegner /* ensure other SPI peripherals are deselected */
2769d79e575SWolfgang Wegner writeb(0x08, &gpiop->ppd_uart);
2779d79e575SWolfgang Wegner writeb(0x38, &gpiop->ppd_qspi);
2789d79e575SWolfgang Wegner writeb(0x01, &gpiop->ppd_timer);
2799d79e575SWolfgang Wegner
2809d79e575SWolfgang Wegner /* CONFIG = 0, STATUS = 0 -> FPGA in reset state */
2819d79e575SWolfgang Wegner writeb(0xFB, &gpiop->pclrr_uart);
2829d79e575SWolfgang Wegner /* enable Xilinx configuration by clearing QSPI_CS2 and U0CTS */
2839d79e575SWolfgang Wegner writeb(0xF7, &gpiop->pclrr_uart);
2849d79e575SWolfgang Wegner writeb(0xDF, &gpiop->pclrr_qspi);
2859d79e575SWolfgang Wegner return 0;
2869d79e575SWolfgang Wegner }
2879d79e575SWolfgang Wegner
2889d79e575SWolfgang Wegner /*
2899d79e575SWolfgang Wegner * FPGA post configuration function. Should perform a test if FPGA is running.
2909d79e575SWolfgang Wegner */
xilinx_post_config_fn(int cookie)2919d79e575SWolfgang Wegner int xilinx_post_config_fn(int cookie)
2929d79e575SWolfgang Wegner {
2939d79e575SWolfgang Wegner int rc = 0;
2949d79e575SWolfgang Wegner
2959d79e575SWolfgang Wegner /*
2969d79e575SWolfgang Wegner * no test yet
2979d79e575SWolfgang Wegner */
2989d79e575SWolfgang Wegner return rc;
2999d79e575SWolfgang Wegner }
3009d79e575SWolfgang Wegner
xilinx_clk_config_fn(int assert_clk,int flush,int cookie)3012df9d5c4SMichal Simek int xilinx_clk_config_fn(int assert_clk, int flush, int cookie)
3029d79e575SWolfgang Wegner {
3039d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
3049d79e575SWolfgang Wegner
3059d79e575SWolfgang Wegner if (assert_clk)
3069d79e575SWolfgang Wegner writeb(0x04, &gpiop->ppd_qspi);
3079d79e575SWolfgang Wegner else
3089d79e575SWolfgang Wegner writeb(0xFB, &gpiop->pclrr_qspi);
3099d79e575SWolfgang Wegner return assert_clk;
3109d79e575SWolfgang Wegner }
3119d79e575SWolfgang Wegner
xilinx_wr_config_fn(int assert_write,int flush,int cookie)3122df9d5c4SMichal Simek int xilinx_wr_config_fn(int assert_write, int flush, int cookie)
3139d79e575SWolfgang Wegner {
3149d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
3159d79e575SWolfgang Wegner
3169d79e575SWolfgang Wegner if (assert_write)
3179d79e575SWolfgang Wegner writeb(0x01, &gpiop->ppd_qspi);
3189d79e575SWolfgang Wegner else
3199d79e575SWolfgang Wegner writeb(0xFE, &gpiop->pclrr_qspi);
3209d79e575SWolfgang Wegner return assert_write;
3219d79e575SWolfgang Wegner }
3229d79e575SWolfgang Wegner
xilinx_fastwr_config_fn(void * buf,size_t len,int flush,int cookie)3232df9d5c4SMichal Simek int xilinx_fastwr_config_fn(void *buf, size_t len, int flush, int cookie)
3249d79e575SWolfgang Wegner {
3259d79e575SWolfgang Wegner size_t bytecount = 0;
3269d79e575SWolfgang Wegner gpio_t *gpiop = (gpio_t *)MMAP_GPIO;
3279d79e575SWolfgang Wegner unsigned char *data = (unsigned char *)buf;
3289d79e575SWolfgang Wegner unsigned char val = 0;
3299d79e575SWolfgang Wegner int i;
3309d79e575SWolfgang Wegner int len_40 = len / 40;
3319d79e575SWolfgang Wegner
3329d79e575SWolfgang Wegner for (bytecount = 0; bytecount < len; bytecount++) {
3339d79e575SWolfgang Wegner val = *(data++);
3349d79e575SWolfgang Wegner for (i = 8; i > 0; i--) {
3359d79e575SWolfgang Wegner writeb(0xFB, &gpiop->pclrr_qspi);
3369d79e575SWolfgang Wegner if (val & 0x80)
3379d79e575SWolfgang Wegner writeb(0x01, &gpiop->ppd_qspi);
3389d79e575SWolfgang Wegner else
3399d79e575SWolfgang Wegner writeb(0xFE, &gpiop->pclrr_qspi);
3409d79e575SWolfgang Wegner writeb(0x04, &gpiop->ppd_qspi);
3419d79e575SWolfgang Wegner val <<= 1;
3429d79e575SWolfgang Wegner }
3439d79e575SWolfgang Wegner if (bytecount % len_40 == 0) {
3449d79e575SWolfgang Wegner #if defined(CONFIG_HW_WATCHDOG) || defined(CONFIG_WATCHDOG)
3459d79e575SWolfgang Wegner WATCHDOG_RESET();
3469d79e575SWolfgang Wegner #endif
3479d79e575SWolfgang Wegner #ifdef CONFIG_SYS_FPGA_PROG_FEEDBACK
3489d79e575SWolfgang Wegner putc('.'); /* let them know we are alive */
3499d79e575SWolfgang Wegner #endif
3509d79e575SWolfgang Wegner #ifdef CONFIG_SYS_FPGA_CHECK_CTRLC
3519d79e575SWolfgang Wegner if (ctrlc())
3529d79e575SWolfgang Wegner return FPGA_FAIL;
3539d79e575SWolfgang Wegner #endif
3549d79e575SWolfgang Wegner }
3559d79e575SWolfgang Wegner }
3569d79e575SWolfgang Wegner return FPGA_SUCCESS;
3579d79e575SWolfgang Wegner }
3589d79e575SWolfgang Wegner
3599d79e575SWolfgang Wegner /*
3609d79e575SWolfgang Wegner * Note that these are pointers to code that is in Flash. They will be
3619d79e575SWolfgang Wegner * relocated at runtime.
3629d79e575SWolfgang Wegner * FIXME: relocation not yet working for coldfire, see below!
3639d79e575SWolfgang Wegner */
3642a6e3869SMichal Simek xilinx_spartan3_slave_serial_fns xilinx_fns = {
3659d79e575SWolfgang Wegner xilinx_pre_config_fn,
3662df9d5c4SMichal Simek xilinx_pgm_config_fn,
3672df9d5c4SMichal Simek xilinx_clk_config_fn,
3682df9d5c4SMichal Simek xilinx_init_config_fn,
3692df9d5c4SMichal Simek xilinx_done_config_fn,
3702df9d5c4SMichal Simek xilinx_wr_config_fn,
3719d79e575SWolfgang Wegner 0,
3722df9d5c4SMichal Simek xilinx_fastwr_config_fn
3739d79e575SWolfgang Wegner };
3749d79e575SWolfgang Wegner
375f8c1be98SMichal Simek xilinx_desc xilinx_fpga[CONFIG_FPGA_COUNT] = {
3762a6e3869SMichal Simek {xilinx_spartan3,
3779d79e575SWolfgang Wegner slave_serial,
3789d79e575SWolfgang Wegner XILINX_XC3S4000_SIZE,
3799d79e575SWolfgang Wegner (void *)&xilinx_fns,
38014cfc4f3SMichal Simek 0,
38114cfc4f3SMichal Simek &spartan3_op}
3829d79e575SWolfgang Wegner };
3839d79e575SWolfgang Wegner
3849d79e575SWolfgang Wegner /* Initialize the fpga. Return 1 on success, 0 on failure. */
astro5373l_xilinx_load(void)3859d79e575SWolfgang Wegner int astro5373l_xilinx_load(void)
3869d79e575SWolfgang Wegner {
3879d79e575SWolfgang Wegner int i;
3889d79e575SWolfgang Wegner
3899d79e575SWolfgang Wegner fpga_init();
3909d79e575SWolfgang Wegner
3919d79e575SWolfgang Wegner for (i = 0; i < CONFIG_FPGA_COUNT; i++) {
3929d79e575SWolfgang Wegner /*
3939d79e575SWolfgang Wegner * I did not yet manage to get relocation work properly,
3949d79e575SWolfgang Wegner * so set stuff here instead of static initialisation:
3959d79e575SWolfgang Wegner */
3969d79e575SWolfgang Wegner xilinx_fns.pre = xilinx_pre_config_fn;
3972df9d5c4SMichal Simek xilinx_fns.pgm = xilinx_pgm_config_fn;
3982df9d5c4SMichal Simek xilinx_fns.clk = xilinx_clk_config_fn;
3992df9d5c4SMichal Simek xilinx_fns.init = xilinx_init_config_fn;
4002df9d5c4SMichal Simek xilinx_fns.done = xilinx_done_config_fn;
4012df9d5c4SMichal Simek xilinx_fns.wr = xilinx_wr_config_fn;
4022df9d5c4SMichal Simek xilinx_fns.bwr = xilinx_fastwr_config_fn;
4039d79e575SWolfgang Wegner xilinx_fpga[i].iface_fns = (void *)&xilinx_fns;
4049d79e575SWolfgang Wegner fpga_add(fpga_xilinx, &xilinx_fpga[i]);
4059d79e575SWolfgang Wegner }
4069d79e575SWolfgang Wegner return 1;
4079d79e575SWolfgang Wegner }
408