183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2c0def248SChris Packham /*
3c0def248SChris Packham * Copyright (C) 2015 Stefan Roese <sr@denx.de>
4c0def248SChris Packham */
5c0def248SChris Packham
6c0def248SChris Packham #include <common.h>
7c0def248SChris Packham #include <i2c.h>
8c0def248SChris Packham #include <miiphy.h>
9c0def248SChris Packham #include <netdev.h>
10c0def248SChris Packham #include <asm/io.h>
11c0def248SChris Packham #include <asm/arch/cpu.h>
12c0def248SChris Packham #include <asm/arch/soc.h>
13c0def248SChris Packham
142b4ffbf6SChris Packham #include "../drivers/ddr/marvell/a38x/ddr3_init.h"
15c0def248SChris Packham #include <../serdes/a38x/high_speed_env_spec.h>
16c0def248SChris Packham
17c0def248SChris Packham DECLARE_GLOBAL_DATA_PTR;
18c0def248SChris Packham
19c0def248SChris Packham /*
20c0def248SChris Packham * Those values and defines are taken from the Marvell U-Boot version
21c0def248SChris Packham * "u-boot-2013.01-2016_T1.0.eng_drop_v10"
22c0def248SChris Packham */
23c0def248SChris Packham #define DB_AMC_88F68XX_GPP_OUT_ENA_LOW \
24c0def248SChris Packham (~(BIT(29)))
25c0def248SChris Packham #define DB_AMC_88F68XX_GPP_OUT_ENA_MID \
26c0def248SChris Packham (~(BIT(12) | BIT(17) | BIT(18) | BIT(20) | BIT(21)))
27c0def248SChris Packham #define DB_AMC_88F68XX_GPP_OUT_VAL_LOW (BIT(29))
28c0def248SChris Packham #define DB_AMC_88F68XX_GPP_OUT_VAL_MID 0x0
29c0def248SChris Packham #define DB_AMC_88F68XX_GPP_OUT_VAL_HIGH 0x0
30c0def248SChris Packham #define DB_AMC_88F68XX_GPP_POL_LOW 0x0
31c0def248SChris Packham #define DB_AMC_88F68XX_GPP_POL_MID 0x0
32c0def248SChris Packham
33c0def248SChris Packham static struct serdes_map board_serdes_map[] = {
34c0def248SChris Packham {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
35c0def248SChris Packham {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
36c0def248SChris Packham {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
37c0def248SChris Packham {DEFAULT_SERDES, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
38c0def248SChris Packham {SGMII1, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
39c0def248SChris Packham {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}
40c0def248SChris Packham };
41c0def248SChris Packham
hws_board_topology_load(struct serdes_map ** serdes_map_array,u8 * count)42c0def248SChris Packham int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
43c0def248SChris Packham {
44c0def248SChris Packham *serdes_map_array = board_serdes_map;
45c0def248SChris Packham *count = ARRAY_SIZE(board_serdes_map);
46c0def248SChris Packham return 0;
47c0def248SChris Packham }
48c0def248SChris Packham
49c0def248SChris Packham /*
50c0def248SChris Packham * Define the DDR layout / topology here in the board file. This will
51c0def248SChris Packham * be used by the DDR3 init code in the SPL U-Boot version to configure
52c0def248SChris Packham * the DDR3 controller.
53c0def248SChris Packham */
542b4ffbf6SChris Packham static struct mv_ddr_topology_map board_topology_map = {
552b4ffbf6SChris Packham DEBUG_LEVEL_ERROR,
56c0def248SChris Packham 0x1, /* active interfaces */
57c0def248SChris Packham /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
58c0def248SChris Packham { { { {0x1, 0, 0, 0},
59c0def248SChris Packham {0x1, 0, 0, 0},
60c0def248SChris Packham {0x1, 0, 0, 0},
61c0def248SChris Packham {0x1, 0, 0, 0},
62c0def248SChris Packham {0x1, 0, 0, 0} },
63c0def248SChris Packham SPEED_BIN_DDR_1866L, /* speed_bin */
642b4ffbf6SChris Packham MV_DDR_DEV_WIDTH_8BIT, /* memory_width */
652b4ffbf6SChris Packham MV_DDR_DIE_CAP_2GBIT, /* mem_size */
66*ebb1a593SChris Packham MV_DDR_FREQ_800, /* frequency */
6701c541e0SChris Packham 0, 0, /* cas_wl cas_l */
68e6f61622SChris Packham MV_DDR_TEMP_LOW, /* temperature */
69e6f61622SChris Packham MV_DDR_TIM_DEFAULT} }, /* timing */
702b4ffbf6SChris Packham BUS_MASK_32BIT, /* Busses mask */
712b4ffbf6SChris Packham MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
722b4ffbf6SChris Packham { {0} }, /* raw spd data */
732b4ffbf6SChris Packham {0} /* timing parameters */
74c0def248SChris Packham };
75c0def248SChris Packham
mv_ddr_topology_map_get(void)762b4ffbf6SChris Packham struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
77c0def248SChris Packham {
78c0def248SChris Packham /* Return the board topology as defined in the board code */
79c0def248SChris Packham return &board_topology_map;
80c0def248SChris Packham }
81c0def248SChris Packham
board_early_init_f(void)82c0def248SChris Packham int board_early_init_f(void)
83c0def248SChris Packham {
84c0def248SChris Packham /* Configure MPP */
85c0def248SChris Packham writel(0x11111111, MVEBU_MPP_BASE + 0x00);
86c0def248SChris Packham writel(0x11111111, MVEBU_MPP_BASE + 0x04);
87c0def248SChris Packham writel(0x55066011, MVEBU_MPP_BASE + 0x08);
88c0def248SChris Packham writel(0x05055550, MVEBU_MPP_BASE + 0x0c);
89c0def248SChris Packham writel(0x05055555, MVEBU_MPP_BASE + 0x10);
90c0def248SChris Packham writel(0x01106565, MVEBU_MPP_BASE + 0x14);
91c0def248SChris Packham writel(0x40000000, MVEBU_MPP_BASE + 0x18);
92c0def248SChris Packham writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
93c0def248SChris Packham
94c0def248SChris Packham /* Set GPP Out value */
95c0def248SChris Packham writel(DB_AMC_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
96c0def248SChris Packham writel(DB_AMC_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
97c0def248SChris Packham
98c0def248SChris Packham /* Set GPP Polarity */
99c0def248SChris Packham writel(DB_AMC_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
100c0def248SChris Packham writel(DB_AMC_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
101c0def248SChris Packham
102c0def248SChris Packham /* Set GPP Out Enable */
103c0def248SChris Packham writel(DB_AMC_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
104c0def248SChris Packham writel(DB_AMC_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
105c0def248SChris Packham
106c0def248SChris Packham return 0;
107c0def248SChris Packham }
108c0def248SChris Packham
board_init(void)109c0def248SChris Packham int board_init(void)
110c0def248SChris Packham {
111c0def248SChris Packham /* adress of boot parameters */
112c0def248SChris Packham gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
113c0def248SChris Packham
114c0def248SChris Packham return 0;
115c0def248SChris Packham }
116c0def248SChris Packham
checkboard(void)117c0def248SChris Packham int checkboard(void)
118c0def248SChris Packham {
119c0def248SChris Packham puts("Board: Marvell DB-88F6820-AMC\n");
120c0def248SChris Packham
121c0def248SChris Packham return 0;
122c0def248SChris Packham }
123c0def248SChris Packham
board_eth_init(bd_t * bis)124c0def248SChris Packham int board_eth_init(bd_t *bis)
125c0def248SChris Packham {
126c0def248SChris Packham cpu_eth_init(bis); /* Built in controller(s) come first */
127c0def248SChris Packham return pci_eth_init(bis);
128c0def248SChris Packham }
129