183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
22290fe06SHannes Schmelzer /*
32290fe06SHannes Schmelzer * board.c
42290fe06SHannes Schmelzer *
52290fe06SHannes Schmelzer * Board functions for B&R BRPPT1
62290fe06SHannes Schmelzer *
72290fe06SHannes Schmelzer * Copyright (C) 2013 Hannes Schmelzer <oe5hpm@oevsv.at>
82290fe06SHannes Schmelzer * Bernecker & Rainer Industrieelektronik GmbH - http://www.br-automation.com
92290fe06SHannes Schmelzer *
102290fe06SHannes Schmelzer */
112290fe06SHannes Schmelzer
122290fe06SHannes Schmelzer #include <common.h>
132290fe06SHannes Schmelzer #include <errno.h>
142290fe06SHannes Schmelzer #include <spl.h>
152290fe06SHannes Schmelzer #include <asm/arch/cpu.h>
162290fe06SHannes Schmelzer #include <asm/arch/hardware.h>
172290fe06SHannes Schmelzer #include <asm/arch/omap.h>
182290fe06SHannes Schmelzer #include <asm/arch/ddr_defs.h>
192290fe06SHannes Schmelzer #include <asm/arch/clock.h>
202290fe06SHannes Schmelzer #include <asm/arch/gpio.h>
212290fe06SHannes Schmelzer #include <asm/arch/sys_proto.h>
222290fe06SHannes Schmelzer #include <asm/arch/mem.h>
232290fe06SHannes Schmelzer #include <asm/io.h>
242290fe06SHannes Schmelzer #include <asm/emif.h>
252290fe06SHannes Schmelzer #include <asm/gpio.h>
262290fe06SHannes Schmelzer #include <i2c.h>
272290fe06SHannes Schmelzer #include <power/tps65217.h>
282290fe06SHannes Schmelzer #include "../common/bur_common.h"
292290fe06SHannes Schmelzer #include <watchdog.h>
302290fe06SHannes Schmelzer
312290fe06SHannes Schmelzer DECLARE_GLOBAL_DATA_PTR;
322290fe06SHannes Schmelzer
332290fe06SHannes Schmelzer /* --------------------------------------------------------------------------*/
342290fe06SHannes Schmelzer /* -- defines for GPIO -- */
352290fe06SHannes Schmelzer #define REPSWITCH (0+20) /* GPIO0_20 */
362290fe06SHannes Schmelzer
372290fe06SHannes Schmelzer #if defined(CONFIG_SPL_BUILD)
382290fe06SHannes Schmelzer /* TODO: check ram-timing ! */
392290fe06SHannes Schmelzer static const struct ddr_data ddr3_data = {
402290fe06SHannes Schmelzer .datardsratio0 = MT41K256M16HA125E_RD_DQS,
412290fe06SHannes Schmelzer .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
422290fe06SHannes Schmelzer .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
432290fe06SHannes Schmelzer .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
442290fe06SHannes Schmelzer };
452290fe06SHannes Schmelzer
462290fe06SHannes Schmelzer static const struct cmd_control ddr3_cmd_ctrl_data = {
472290fe06SHannes Schmelzer .cmd0csratio = MT41K256M16HA125E_RATIO,
482290fe06SHannes Schmelzer .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
492290fe06SHannes Schmelzer
502290fe06SHannes Schmelzer .cmd1csratio = MT41K256M16HA125E_RATIO,
512290fe06SHannes Schmelzer .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
522290fe06SHannes Schmelzer
532290fe06SHannes Schmelzer .cmd2csratio = MT41K256M16HA125E_RATIO,
542290fe06SHannes Schmelzer .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
552290fe06SHannes Schmelzer };
562290fe06SHannes Schmelzer
572290fe06SHannes Schmelzer static struct emif_regs ddr3_emif_reg_data = {
582290fe06SHannes Schmelzer .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
592290fe06SHannes Schmelzer .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
602290fe06SHannes Schmelzer .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
612290fe06SHannes Schmelzer .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
622290fe06SHannes Schmelzer .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
632290fe06SHannes Schmelzer .zq_config = MT41K256M16HA125E_ZQ_CFG,
642290fe06SHannes Schmelzer .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
652290fe06SHannes Schmelzer };
662290fe06SHannes Schmelzer
672290fe06SHannes Schmelzer static const struct ctrl_ioregs ddr3_ioregs = {
682290fe06SHannes Schmelzer .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
692290fe06SHannes Schmelzer .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
702290fe06SHannes Schmelzer .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
712290fe06SHannes Schmelzer .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
722290fe06SHannes Schmelzer .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
732290fe06SHannes Schmelzer };
742290fe06SHannes Schmelzer
752290fe06SHannes Schmelzer #define OSC (V_OSCK/1000000)
762290fe06SHannes Schmelzer static const struct dpll_params dpll_ddr3 = { 400, OSC-1, 1, -1, -1, -1, -1};
772290fe06SHannes Schmelzer
am33xx_spl_board_init(void)782290fe06SHannes Schmelzer void am33xx_spl_board_init(void)
792290fe06SHannes Schmelzer {
80fbc7c7deSHannes Schmelzer int rc;
81fbc7c7deSHannes Schmelzer
822290fe06SHannes Schmelzer struct cm_perpll *const cmper = (struct cm_perpll *)CM_PER;
832290fe06SHannes Schmelzer /*struct cm_wkuppll *const cmwkup = (struct cm_wkuppll *)CM_WKUP;*/
842290fe06SHannes Schmelzer struct cm_dpll *const cmdpll = (struct cm_dpll *)CM_DPLL;
852290fe06SHannes Schmelzer
862290fe06SHannes Schmelzer /*
872290fe06SHannes Schmelzer * in TRM they write a reset value of 1 (=CLK_M_OSC) for the
882290fe06SHannes Schmelzer * CLKSEL_TIMER6_CLK Register, in fact reset value is 0, so we need set
892290fe06SHannes Schmelzer * the source of timer6 clk to CLK_M_OSC
902290fe06SHannes Schmelzer */
912290fe06SHannes Schmelzer writel(0x01, &cmdpll->clktimer6clk);
922290fe06SHannes Schmelzer
932290fe06SHannes Schmelzer /* enable additional clocks of modules which are accessed later */
942290fe06SHannes Schmelzer u32 *const clk_domains[] = {
952290fe06SHannes Schmelzer &cmper->lcdcclkstctrl,
962290fe06SHannes Schmelzer 0
972290fe06SHannes Schmelzer };
982290fe06SHannes Schmelzer
992290fe06SHannes Schmelzer u32 *const clk_modules_tsspecific[] = {
1002290fe06SHannes Schmelzer &cmper->lcdclkctrl,
1012290fe06SHannes Schmelzer &cmper->timer5clkctrl,
1022290fe06SHannes Schmelzer &cmper->timer6clkctrl,
1032290fe06SHannes Schmelzer 0
1042290fe06SHannes Schmelzer };
1052290fe06SHannes Schmelzer do_enable_clocks(clk_domains, clk_modules_tsspecific, 1);
1062290fe06SHannes Schmelzer
1072290fe06SHannes Schmelzer /* setup I2C */
1082290fe06SHannes Schmelzer enable_i2c_pin_mux();
109*a9484aa7SHannes Schmelzer
110*a9484aa7SHannes Schmelzer pmicsetup(0, 0);
1112290fe06SHannes Schmelzer
112fbc7c7deSHannes Schmelzer /* peripheral reset */
113fbc7c7deSHannes Schmelzer rc = gpio_request(64 + 29, "GPMC_WAIT1");
114fbc7c7deSHannes Schmelzer if (rc != 0)
115fbc7c7deSHannes Schmelzer printf("cannot request GPMC_WAIT1 GPIO!\n");
116fbc7c7deSHannes Schmelzer rc = gpio_direction_output(64 + 29, 1);
117fbc7c7deSHannes Schmelzer if (rc != 0)
118fbc7c7deSHannes Schmelzer printf("cannot set GPMC_WAIT1 GPIO!\n");
119fbc7c7deSHannes Schmelzer
120fbc7c7deSHannes Schmelzer rc = gpio_request(64 + 28, "GPMC_WAIT0");
121fbc7c7deSHannes Schmelzer if (rc != 0)
122fbc7c7deSHannes Schmelzer printf("cannot request GPMC_WAIT0 GPIO!\n");
123fbc7c7deSHannes Schmelzer rc = gpio_direction_output(64 + 28, 1);
124fbc7c7deSHannes Schmelzer if (rc != 0)
125fbc7c7deSHannes Schmelzer printf("cannot set GPMC_WAIT0 GPIO!\n");
126fbc7c7deSHannes Schmelzer
1272290fe06SHannes Schmelzer }
1282290fe06SHannes Schmelzer
get_dpll_ddr_params(void)1292290fe06SHannes Schmelzer const struct dpll_params *get_dpll_ddr_params(void)
1302290fe06SHannes Schmelzer {
1312290fe06SHannes Schmelzer return &dpll_ddr3;
1322290fe06SHannes Schmelzer }
1332290fe06SHannes Schmelzer
sdram_init(void)1342290fe06SHannes Schmelzer void sdram_init(void)
1352290fe06SHannes Schmelzer {
1362290fe06SHannes Schmelzer config_ddr(400, &ddr3_ioregs,
1372290fe06SHannes Schmelzer &ddr3_data,
1382290fe06SHannes Schmelzer &ddr3_cmd_ctrl_data,
1392290fe06SHannes Schmelzer &ddr3_emif_reg_data, 0);
1402290fe06SHannes Schmelzer }
1412290fe06SHannes Schmelzer #endif /* CONFIG_SPL_BUILD */
1422290fe06SHannes Schmelzer
1432290fe06SHannes Schmelzer /* Basic board specific setup. Pinmux has been handled already. */
board_init(void)1442290fe06SHannes Schmelzer int board_init(void)
1452290fe06SHannes Schmelzer {
1462290fe06SHannes Schmelzer #if defined(CONFIG_HW_WATCHDOG)
1472290fe06SHannes Schmelzer hw_watchdog_init();
1482290fe06SHannes Schmelzer #endif
1492290fe06SHannes Schmelzer gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
1502290fe06SHannes Schmelzer #ifdef CONFIG_NAND
1512290fe06SHannes Schmelzer gpmc_init();
1522290fe06SHannes Schmelzer #endif
1532290fe06SHannes Schmelzer return 0;
1542290fe06SHannes Schmelzer }
1552290fe06SHannes Schmelzer
1562290fe06SHannes Schmelzer #ifdef CONFIG_BOARD_LATE_INIT
15773e9db22SHannes Schmelzer static char *bootmodeascii[16] = {
15873e9db22SHannes Schmelzer "BOOT", "reserved", "reserved", "reserved",
15973e9db22SHannes Schmelzer "RUN", "reserved", "reserved", "reserved",
16073e9db22SHannes Schmelzer "reserved", "reserved", "reserved", "reserved",
16173e9db22SHannes Schmelzer "PME", "reserved", "reserved", "DIAG",
16273e9db22SHannes Schmelzer };
16373e9db22SHannes Schmelzer
board_late_init(void)1642290fe06SHannes Schmelzer int board_late_init(void)
1652290fe06SHannes Schmelzer {
16673e9db22SHannes Schmelzer unsigned char bmode = 0;
16773e9db22SHannes Schmelzer ulong bootcount = 0;
168fbc7c7deSHannes Schmelzer int rc;
16973e9db22SHannes Schmelzer
17073e9db22SHannes Schmelzer bootcount = bootcount_load() & 0xF;
17173e9db22SHannes Schmelzer
172fbc7c7deSHannes Schmelzer rc = gpio_request(REPSWITCH, "REPSWITCH");
173fbc7c7deSHannes Schmelzer
174fbc7c7deSHannes Schmelzer if (rc != 0 || gpio_get_value(REPSWITCH) == 0 || bootcount == 12)
17573e9db22SHannes Schmelzer bmode = 12;
17673e9db22SHannes Schmelzer else if (bootcount > 0)
17773e9db22SHannes Schmelzer bmode = 0;
17873e9db22SHannes Schmelzer else
17973e9db22SHannes Schmelzer bmode = 4;
18073e9db22SHannes Schmelzer
18173e9db22SHannes Schmelzer printf("Mode: %s\n", bootmodeascii[bmode & 0x0F]);
18273e9db22SHannes Schmelzer env_set_ulong("b_mode", bmode);
18373e9db22SHannes Schmelzer
18473e9db22SHannes Schmelzer /* get sure that bootcmd isn't affected by any bootcount value */
18573e9db22SHannes Schmelzer env_set_ulong("bootlimit", 0);
18673e9db22SHannes Schmelzer
1872290fe06SHannes Schmelzer return 0;
1882290fe06SHannes Schmelzer }
1892290fe06SHannes Schmelzer #endif /* CONFIG_BOARD_LATE_INIT */
190