xref: /openbmc/u-boot/arch/xtensa/include/asm/arch-dc232b/tie.h (revision 83d290c56fab2d38cd1ab4c4cc7099559c1d5046)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2da188a03SChris Zankel /*
3da188a03SChris Zankel  * This header file describes this specific Xtensa processor's TIE extensions
4da188a03SChris Zankel  * that extend basic Xtensa core functionality.  It is customized to this
5da188a03SChris Zankel  * Xtensa processor configuration.
6da188a03SChris Zankel  * This file is autogenerated, please do not edit.
7da188a03SChris Zankel  *
8da188a03SChris Zankel  * Copyright (C) 1999-2007 Tensilica Inc.
9da188a03SChris Zankel  */
10da188a03SChris Zankel 
11da188a03SChris Zankel #ifndef _XTENSA_CORE_TIE_H
12da188a03SChris Zankel #define _XTENSA_CORE_TIE_H
13da188a03SChris Zankel 
14da188a03SChris Zankel #define XCHAL_CP_NUM			1	/* number of coprocessors */
15da188a03SChris Zankel #define XCHAL_CP_MAX			8	/* max CP ID + 1 (0 if none) */
16da188a03SChris Zankel #define XCHAL_CP_MASK			0x80	/* bitmask of all CPs by ID */
17da188a03SChris Zankel #define XCHAL_CP_PORT_MASK		0x80	/* bitmask of only port CPs */
18da188a03SChris Zankel 
19da188a03SChris Zankel /*  Basic parameters of each coprocessor:  */
20da188a03SChris Zankel #define XCHAL_CP7_NAME			"XTIOP"
21da188a03SChris Zankel #define XCHAL_CP7_IDENT			XTIOP
22da188a03SChris Zankel #define XCHAL_CP7_SA_SIZE		0	/* size of state save area */
23da188a03SChris Zankel #define XCHAL_CP7_SA_ALIGN		1	/* min alignment of save area */
24da188a03SChris Zankel #define XCHAL_CP_ID_XTIOP		7	/* coprocessor ID (0..7) */
25da188a03SChris Zankel 
26da188a03SChris Zankel /*  Filler info for unassigned coprocessors, to simplify arrays etc:  */
27da188a03SChris Zankel #define XCHAL_CP0_SA_SIZE		0
28da188a03SChris Zankel #define XCHAL_CP0_SA_ALIGN		1
29da188a03SChris Zankel #define XCHAL_CP1_SA_SIZE		0
30da188a03SChris Zankel #define XCHAL_CP1_SA_ALIGN		1
31da188a03SChris Zankel #define XCHAL_CP2_SA_SIZE		0
32da188a03SChris Zankel #define XCHAL_CP2_SA_ALIGN		1
33da188a03SChris Zankel #define XCHAL_CP3_SA_SIZE		0
34da188a03SChris Zankel #define XCHAL_CP3_SA_ALIGN		1
35da188a03SChris Zankel #define XCHAL_CP4_SA_SIZE		0
36da188a03SChris Zankel #define XCHAL_CP4_SA_ALIGN		1
37da188a03SChris Zankel #define XCHAL_CP5_SA_SIZE		0
38da188a03SChris Zankel #define XCHAL_CP5_SA_ALIGN		1
39da188a03SChris Zankel #define XCHAL_CP6_SA_SIZE		0
40da188a03SChris Zankel #define XCHAL_CP6_SA_ALIGN		1
41da188a03SChris Zankel 
42da188a03SChris Zankel /*  Save area for non-coprocessor optional and custom (TIE) state:  */
43da188a03SChris Zankel #define XCHAL_NCP_SA_SIZE		32
44da188a03SChris Zankel #define XCHAL_NCP_SA_ALIGN		4
45da188a03SChris Zankel 
46da188a03SChris Zankel /*  Total save area for optional and custom state (NCP + CPn):  */
47da188a03SChris Zankel #define XCHAL_TOTAL_SA_SIZE		32	/* with 16-byte align padding */
48da188a03SChris Zankel #define XCHAL_TOTAL_SA_ALIGN		4	/* actual minimum alignment */
49da188a03SChris Zankel 
50da188a03SChris Zankel /*
51da188a03SChris Zankel  * Detailed contents of save areas.
52da188a03SChris Zankel  * NOTE:  caller must define the XCHAL_SA_REG macro (not defined here)
53da188a03SChris Zankel  * before expanding the XCHAL_xxx_SA_LIST() macros.
54da188a03SChris Zankel  *
55da188a03SChris Zankel  * XCHAL_SA_REG(s,ccused,abikind,kind,opt,name,galign,align,asize,
56da188a03SChris Zankel  *		dbnum,base,regnum,bitsz,gapsz,reset,x...)
57da188a03SChris Zankel  *
58da188a03SChris Zankel  *	s = passed from XCHAL_*_LIST(s), eg. to select how to expand
59da188a03SChris Zankel  *	ccused = set if used by compiler without special options or code
60da188a03SChris Zankel  *	abikind = 0 (caller-saved), 1 (callee-saved), or 2 (thread-global)
61da188a03SChris Zankel  *	kind = 0 (special reg), 1 (TIE user reg), or 2 (TIE regfile reg)
62da188a03SChris Zankel  *	opt = 0 (custom TIE extension or coprocessor), or 1 (optional reg)
63da188a03SChris Zankel  *	name = lowercase reg name (no quotes)
64da188a03SChris Zankel  *	galign = group byte alignment (power of 2) (galign >= align)
65da188a03SChris Zankel  *	align = register byte alignment (power of 2)
66da188a03SChris Zankel  *	asize = allocated size in bytes (asize*8 == bitsz + gapsz + padsz)
67da188a03SChris Zankel  *	  (not including any pad bytes required to galign this or next reg)
68da188a03SChris Zankel  *	dbnum = unique target number f/debug (see <xtensa-libdb-macros.h>)
69da188a03SChris Zankel  *	base = reg shortname w/o index (or sr=special, ur=TIE user reg)
70da188a03SChris Zankel  *	regnum = reg index in regfile, or special/TIE-user reg number
71da188a03SChris Zankel  *	bitsz = number of significant bits (regfile width, or ur/sr mask bits)
72da188a03SChris Zankel  *	gapsz = intervening bits, if bitsz bits not stored contiguously
73da188a03SChris Zankel  *	(padsz = pad bits at end [TIE regfile] or at msbits [ur,sr] of asize)
74da188a03SChris Zankel  *	reset = register reset value (or 0 if undefined at reset)
75da188a03SChris Zankel  *	x = reserved for future use (0 until then)
76da188a03SChris Zankel  *
77da188a03SChris Zankel  *  To filter out certain registers, e.g. to expand only the non-global
78da188a03SChris Zankel  *  registers used by the compiler, you can do something like this:
79da188a03SChris Zankel  *
80da188a03SChris Zankel  *  #define XCHAL_SA_REG(s,ccused,p...)	SELCC##ccused(p)
81da188a03SChris Zankel  *  #define SELCC0(p...)
82da188a03SChris Zankel  *  #define SELCC1(abikind,p...)	SELAK##abikind(p)
83da188a03SChris Zankel  *  #define SELAK0(p...)		REG(p)
84da188a03SChris Zankel  *  #define SELAK1(p...)		REG(p)
85da188a03SChris Zankel  *  #define SELAK2(p...)
86da188a03SChris Zankel  *  #define REG(kind,tie,name,galn,aln,asz,csz,dbnum,base,rnum,bsz,rst,x...) \
87da188a03SChris Zankel  *		...what you want to expand...
88da188a03SChris Zankel  */
89da188a03SChris Zankel 
90da188a03SChris Zankel #define XCHAL_NCP_SA_NUM	8
91da188a03SChris Zankel #define XCHAL_NCP_SA_LIST(s)	\
92da188a03SChris Zankel  XCHAL_SA_REG(s,1,0,0,1,          acclo, 4, 4, 4,0x0210,  sr,16 , 32,0,0,0) \
93da188a03SChris Zankel  XCHAL_SA_REG(s,1,0,0,1,          acchi, 4, 4, 4,0x0211,  sr,17 ,  8,0,0,0) \
94da188a03SChris Zankel  XCHAL_SA_REG(s,0,0,0,1,             m0, 4, 4, 4,0x0220,  sr,32 , 32,0,0,0) \
95da188a03SChris Zankel  XCHAL_SA_REG(s,0,0,0,1,             m1, 4, 4, 4,0x0221,  sr,33 , 32,0,0,0) \
96da188a03SChris Zankel  XCHAL_SA_REG(s,0,0,0,1,             m2, 4, 4, 4,0x0222,  sr,34 , 32,0,0,0) \
97da188a03SChris Zankel  XCHAL_SA_REG(s,0,0,0,1,             m3, 4, 4, 4,0x0223,  sr,35 , 32,0,0,0) \
98da188a03SChris Zankel  XCHAL_SA_REG(s,0,0,0,1,      scompare1, 4, 4, 4,0x020C,  sr,12 , 32,0,0,0) \
99da188a03SChris Zankel  XCHAL_SA_REG(s,1,2,1,1,      threadptr, 4, 4, 4,0x03E7,  ur,231, 32,0,0,0)
100da188a03SChris Zankel 
101da188a03SChris Zankel #define XCHAL_CP0_SA_NUM	0
102da188a03SChris Zankel #define XCHAL_CP0_SA_LIST(s)	/* empty */
103da188a03SChris Zankel 
104da188a03SChris Zankel #define XCHAL_CP1_SA_NUM	0
105da188a03SChris Zankel #define XCHAL_CP1_SA_LIST(s)	/* empty */
106da188a03SChris Zankel 
107da188a03SChris Zankel #define XCHAL_CP2_SA_NUM	0
108da188a03SChris Zankel #define XCHAL_CP2_SA_LIST(s)	/* empty */
109da188a03SChris Zankel 
110da188a03SChris Zankel #define XCHAL_CP3_SA_NUM	0
111da188a03SChris Zankel #define XCHAL_CP3_SA_LIST(s)	/* empty */
112da188a03SChris Zankel 
113da188a03SChris Zankel #define XCHAL_CP4_SA_NUM	0
114da188a03SChris Zankel #define XCHAL_CP4_SA_LIST(s)	/* empty */
115da188a03SChris Zankel 
116da188a03SChris Zankel #define XCHAL_CP5_SA_NUM	0
117da188a03SChris Zankel #define XCHAL_CP5_SA_LIST(s)	/* empty */
118da188a03SChris Zankel 
119da188a03SChris Zankel #define XCHAL_CP6_SA_NUM	0
120da188a03SChris Zankel #define XCHAL_CP6_SA_LIST(s)	/* empty */
121da188a03SChris Zankel 
122da188a03SChris Zankel #define XCHAL_CP7_SA_NUM	0
123da188a03SChris Zankel #define XCHAL_CP7_SA_LIST(s)	/* empty */
124da188a03SChris Zankel 
125da188a03SChris Zankel /* Byte length of instruction from its first nibble (op0 field), per FLIX.  */
126da188a03SChris Zankel #define XCHAL_OP0_FORMAT_LENGTHS	3,3,3,3,3,3,3,3,2,2,2,2,2,2,3,3
127da188a03SChris Zankel 
128da188a03SChris Zankel #endif /*_XTENSA_CORE_TIE_H*/
129da188a03SChris Zankel 
130